OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_14/] [rtl/] - Rev 338

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
338 root 3866d 04h /ethmac/tags/rel_14/rtl/
335 New directory structure. root 3923d 09h /ethmac/tags/rel_14/rtl/
271 This commit was manufactured by cvs2svn to create tag 'rel_14'. 6162d 07h /ethmac/tags/rel_14/rtl/
270 When receiving normal data frame and RxFlow control was switched on, RXB
interrupt was not set.
mohor 6162d 07h /ethmac/tags/rel_14/rtl/
269 When in full duplex, transmit was sometimes blocked. Fixed. mohor 6163d 07h /ethmac/tags/rel_14/rtl/
264 Registers RxStatusWrite_rck and RxStatusWriteLatched were not used
anywhere. Removed.
mohor 6222d 06h /ethmac/tags/rel_14/rtl/
261 Rx Flow control fixed. CF flag added to the RX buffer descriptor. RxAbort
synchronized.
mohor 6222d 17h /ethmac/tags/rel_14/rtl/
259 In loopback rx_clk is not looped back. Possible CRC error. Consider if usage
of additional logic is necessery (FIFO for looping the data).
mohor 6223d 18h /ethmac/tags/rel_14/rtl/
257 When TxUsedData and CtrlMux occur at the same time, byte counter needs
to be incremented by 2. Signal IncrementByteCntBy2 added for that reason.
mohor 6223d 19h /ethmac/tags/rel_14/rtl/
256 TxDone and TxAbort changed so they're not propagated to the wishbone
module when control frame is transmitted.
mohor 6223d 19h /ethmac/tags/rel_14/rtl/
255 TPauseRq synchronized to tx_clk. mohor 6223d 19h /ethmac/tags/rel_14/rtl/
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 6225d 01h /ethmac/tags/rel_14/rtl/
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 6225d 01h /ethmac/tags/rel_14/rtl/
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 6225d 01h /ethmac/tags/rel_14/rtl/
248 wb_rst_i is used for MIIM reset. mohor 6226d 01h /ethmac/tags/rel_14/rtl/
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 6229d 04h /ethmac/tags/rel_14/rtl/
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 6230d 00h /ethmac/tags/rel_14/rtl/
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 6230d 20h /ethmac/tags/rel_14/rtl/
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 6230d 20h /ethmac/tags/rel_14/rtl/
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 6230d 21h /ethmac/tags/rel_14/rtl/
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 6230d 21h /ethmac/tags/rel_14/rtl/
238 Defines fixed to use generic RAM by default. mohor 6243d 01h /ethmac/tags/rel_14/rtl/
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 6245d 06h /ethmac/tags/rel_14/rtl/
232 fpga define added. mohor 6251d 00h /ethmac/tags/rel_14/rtl/
229 case changed to casex. mohor 6256d 22h /ethmac/tags/rel_14/rtl/
227 Changed BIST scan signals. tadejm 6257d 02h /ethmac/tags/rel_14/rtl/
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 6257d 03h /ethmac/tags/rel_14/rtl/
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 6261d 03h /ethmac/tags/rel_14/rtl/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 6264d 03h /ethmac/tags/rel_14/rtl/
218 Typo error fixed. (When using Bist) mohor 6264d 05h /ethmac/tags/rel_14/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2019 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.