OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_14/] [rtl/] [verilog/] [eth_wishbone.v] - Rev 338

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
338 root 5440d 18h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
335 New directory structure. root 5497d 23h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
271 This commit was manufactured by cvs2svn to create tag 'rel_14'. 7736d 21h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
270 When receiving normal data frame and RxFlow control was switched on, RXB
interrupt was not set.
mohor 7736d 21h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
269 When in full duplex, transmit was sometimes blocked. Fixed. mohor 7737d 21h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
264 Registers RxStatusWrite_rck and RxStatusWriteLatched were not used
anywhere. Removed.
mohor 7796d 20h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
261 Rx Flow control fixed. CF flag added to the RX buffer descriptor. RxAbort
synchronized.
mohor 7797d 08h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7799d 16h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 7805d 11h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
229 case changed to casex. mohor 7831d 13h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
227 Changed BIST scan signals. tadejm 7831d 16h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7831d 18h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7835d 17h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 7838d 18h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
210 BIST added. mohor 7839d 17h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
167 Sometimes both RxB_IRQ and RxE_IRQ were activated. Bug fixed. mohor 7868d 19h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
166 Reception is possible after RxPointer is read and not after BD is read. For
that reason RxBDReady is changed to RxReady.
Busy_IRQ interrupt connected. When there is no RxBD ready and frame
comes, interrupt is generated.
mohor 7869d 20h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
164 Ethernet debug registers removed. mohor 7869d 23h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
159 Async reset for WB_ACK_O removed (when core was in reset, it was
impossible to access BDs).
RxPointers and TxPointers names changed to be more descriptive.
TxUnderRun synchronized.
mohor 7871d 17h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v
150 Debug registers reg1, 2, 3, 4 connected. Synchronization of many signals
changed (bugs fixed). Access to un-alligned buffers fixed. RxAbort signal
was not used OK.
mohor 7875d 15h /ethmac/tags/rel_14/rtl/verilog/eth_wishbone.v

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.