OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_15/] - Rev 260

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
260 test_mac_full_duplex_flow test 0 finished. Sending the control (PAUSE) frame
finished.
mohor 7797d 22h /ethmac/tags/rel_15/
259 In loopback rx_clk is not looped back. Possible CRC error. Consider if usage
of additional logic is necessery (FIFO for looping the data).
mohor 7798d 11h /ethmac/tags/rel_15/
257 When TxUsedData and CtrlMux occur at the same time, byte counter needs
to be incremented by 2. Signal IncrementByteCntBy2 added for that reason.
mohor 7798d 11h /ethmac/tags/rel_15/
256 TxDone and TxAbort changed so they're not propagated to the wishbone
module when control frame is transmitted.
mohor 7798d 11h /ethmac/tags/rel_15/
255 TPauseRq synchronized to tx_clk. mohor 7798d 12h /ethmac/tags/rel_15/
254 Temp version. mohor 7799d 15h /ethmac/tags/rel_15/
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 7799d 17h /ethmac/tags/rel_15/
252 Just some updates. tadejm 7799d 18h /ethmac/tags/rel_15/
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 7799d 18h /ethmac/tags/rel_15/
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7799d 18h /ethmac/tags/rel_15/
248 wb_rst_i is used for MIIM reset. mohor 7800d 18h /ethmac/tags/rel_15/
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 7803d 21h /ethmac/tags/rel_15/
245 Rev 1.7. mohor 7804d 15h /ethmac/tags/rel_15/
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7804d 17h /ethmac/tags/rel_15/
243 Late collision is not reported any more. tadejm 7804d 22h /ethmac/tags/rel_15/
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 7805d 13h /ethmac/tags/rel_15/
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 7805d 13h /ethmac/tags/rel_15/
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7805d 13h /ethmac/tags/rel_15/
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 7805d 13h /ethmac/tags/rel_15/
238 Defines fixed to use generic RAM by default. mohor 7817d 17h /ethmac/tags/rel_15/
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7819d 23h /ethmac/tags/rel_15/
235 rev 4. mohor 7820d 13h /ethmac/tags/rel_15/
234 Figure list assed to the revision 3. mohor 7820d 22h /ethmac/tags/rel_15/
233 Revision 0.3 released. Some figures added. mohor 7820d 22h /ethmac/tags/rel_15/
232 fpga define added. mohor 7825d 17h /ethmac/tags/rel_15/
231 Description of Core Modules added (figure). mohor 7827d 18h /ethmac/tags/rel_15/
229 case changed to casex. mohor 7831d 15h /ethmac/tags/rel_15/
227 Changed BIST scan signals. tadejm 7831d 19h /ethmac/tags/rel_15/
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7831d 20h /ethmac/tags/rel_15/
225 Some minor changes. tadejm 7831d 20h /ethmac/tags/rel_15/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.