OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_17/] [rtl/] [verilog/] [eth_top.v] - Rev 338

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
338 root 5441d 06h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
335 New directory structure. root 5498d 11h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
287 This commit was manufactured by cvs2svn to create tag 'rel_17'. 7594d 09h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
276 Defer indication changed. tadejm 7728d 08h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
272 When control packets were received, they were ignored in some cases. tadejm 7736d 07h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
270 When receiving normal data frame and RxFlow control was switched on, RXB
interrupt was not set.
mohor 7737d 09h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
261 Rx Flow control fixed. CF flag added to the RX buffer descriptor. RxAbort
synchronized.
mohor 7797d 19h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
255 TPauseRq synchronized to tx_clk. mohor 7798d 21h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 7800d 03h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7800d 03h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
248 wb_rst_i is used for MIIM reset. mohor 7801d 03h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7805d 02h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7805d 23h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
227 Changed BIST scan signals. tadejm 7832d 04h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
218 Typo error fixed. (When using Bist) mohor 7839d 07h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
214 Signals for WISHBONE B3 compliant interface added. mohor 7840d 04h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
210 BIST added. mohor 7840d 05h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 7860d 04h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
168 CarrierSenseLost bug fixed when operating in full duplex mode. mohor 7868d 06h /ethmac/tags/rel_17/rtl/verilog/eth_top.v
164 Ethernet debug registers removed. mohor 7870d 10h /ethmac/tags/rel_17/rtl/verilog/eth_top.v

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.