OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_19/] [rtl/] - Rev 338

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
338 root 5440d 21h /ethmac/tags/rel_19/rtl
335 New directory structure. root 5498d 02h /ethmac/tags/rel_19/rtl
296 This commit was manufactured by cvs2svn to create tag 'rel_19'. 7532d 23h /ethmac/tags/rel_19/rtl
288 This file was not part of the RTL before, but it should be here. simons 7567d 21h /ethmac/tags/rel_19/rtl
286 Define file in eth_cop.v is changed to eth_defines.v. Some defines were
moved from tb_eth_defines.v to eth_defines.v.
mohor 7594d 00h /ethmac/tags/rel_19/rtl
285 Binary operator used instead of unary (xnor). mohor 7594d 01h /ethmac/tags/rel_19/rtl
284 Busy was set 2 cycles too late. Reported by Dennis Scott. mohor 7622d 02h /ethmac/tags/rel_19/rtl
283 RxBDAddress was updated also when value to r_TxBDNum was written with
greater value than allowed.
mohor 7649d 20h /ethmac/tags/rel_19/rtl
280 Reset has priority in some flipflops. mohor 7727d 21h /ethmac/tags/rel_19/rtl
278 A new bug (entered with previous update) fixed. When abort occured sometimes
data transmission was blocked.
mohor 7727d 23h /ethmac/tags/rel_19/rtl
277 When padding was enabled and crc disabled, frame was not ended correctly. mohor 7727d 23h /ethmac/tags/rel_19/rtl
276 Defer indication changed. tadejm 7727d 23h /ethmac/tags/rel_19/rtl
275 Fix MTxErr or prevent sending too big frames. mohor 7735d 03h /ethmac/tags/rel_19/rtl
272 When control packets were received, they were ignored in some cases. tadejm 7735d 22h /ethmac/tags/rel_19/rtl
270 When receiving normal data frame and RxFlow control was switched on, RXB
interrupt was not set.
mohor 7737d 00h /ethmac/tags/rel_19/rtl
269 When in full duplex, transmit was sometimes blocked. Fixed. mohor 7738d 00h /ethmac/tags/rel_19/rtl
264 Registers RxStatusWrite_rck and RxStatusWriteLatched were not used
anywhere. Removed.
mohor 7796d 23h /ethmac/tags/rel_19/rtl
261 Rx Flow control fixed. CF flag added to the RX buffer descriptor. RxAbort
synchronized.
mohor 7797d 10h /ethmac/tags/rel_19/rtl
259 In loopback rx_clk is not looped back. Possible CRC error. Consider if usage
of additional logic is necessery (FIFO for looping the data).
mohor 7798d 12h /ethmac/tags/rel_19/rtl
257 When TxUsedData and CtrlMux occur at the same time, byte counter needs
to be incremented by 2. Signal IncrementByteCntBy2 added for that reason.
mohor 7798d 12h /ethmac/tags/rel_19/rtl
256 TxDone and TxAbort changed so they're not propagated to the wishbone
module when control frame is transmitted.
mohor 7798d 12h /ethmac/tags/rel_19/rtl
255 TPauseRq synchronized to tx_clk. mohor 7798d 12h /ethmac/tags/rel_19/rtl
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 7799d 18h /ethmac/tags/rel_19/rtl
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 7799d 19h /ethmac/tags/rel_19/rtl
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7799d 19h /ethmac/tags/rel_19/rtl
248 wb_rst_i is used for MIIM reset. mohor 7800d 19h /ethmac/tags/rel_19/rtl
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 7803d 22h /ethmac/tags/rel_19/rtl
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7804d 18h /ethmac/tags/rel_19/rtl
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 7805d 14h /ethmac/tags/rel_19/rtl
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 7805d 14h /ethmac/tags/rel_19/rtl

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.