OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_20/] - Rev 162

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
139 Synchronous reset added to all registers. Defines used for width. r_MiiMRst
changed from bit position 10 to 9.
mohor 7895d 02h /ethmac/tags/rel_20/
138 Synchronous reset added. mohor 7895d 02h /ethmac/tags/rel_20/
137 Defines for register width added. mii_rst signal in MIIMODER register
changed.
mohor 7895d 02h /ethmac/tags/rel_20/
136 Parameter ResetValue changed to capital letters. mohor 7895d 12h /ethmac/tags/rel_20/
135 New revision. External DMA removed, TX_BD_NUM changed. mohor 7897d 04h /ethmac/tags/rel_20/
134 Register TX_BD_NUM is changed so it contains value of the Tx buffer descriptors. No
need to multiply or devide any more.
mohor 7897d 05h /ethmac/tags/rel_20/
133 - Busy signal was not set on time when scan status operation was performed
and clock was divided with more than 2.
- Nvalid remains valid two more clocks (was previously cleared too soon).
mohor 7897d 06h /ethmac/tags/rel_20/
132 LinkFailRegister is reflecting the status of the PHY's link fail status bit. mohor 7897d 06h /ethmac/tags/rel_20/
131 LinkFail signal was not latching appropriate bit. mohor 7897d 06h /ethmac/tags/rel_20/
130 First draft of the Ethernet design document. Not a finished version. Still many
things missing.
mohor 7897d 07h /ethmac/tags/rel_20/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.