Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_20/] - Rev 221


Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7469d 23h /ethmac/tags/rel_20/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
mohor 7473d 00h /ethmac/tags/rel_20/
218 Typo error fixed. (When using Bist) mohor 7473d 02h /ethmac/tags/rel_20/
217 Bist supported. mohor 7473d 02h /ethmac/tags/rel_20/
216 Bist signals added. mohor 7473d 02h /ethmac/tags/rel_20/
215 Bist supported. mohor 7473d 03h /ethmac/tags/rel_20/
214 Signals for WISHBONE B3 compliant interface added. mohor 7473d 23h /ethmac/tags/rel_20/
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 7473d 23h /ethmac/tags/rel_20/
212 Minor $display change. mohor 7473d 23h /ethmac/tags/rel_20/
211 Bist added. mohor 7473d 23h /ethmac/tags/rel_20/
210 BIST added. mohor 7473d 23h /ethmac/tags/rel_20/
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 7475d 02h /ethmac/tags/rel_20/
208 Virtual Silicon RAMs moved to lib directory tadej 7490d 20h /ethmac/tags/rel_20/
207 Virtual Silicon RAM support fixed tadej 7490d 20h /ethmac/tags/rel_20/
206 Virtual Silicon RAM added to the simulation. mohor 7490d 20h /ethmac/tags/rel_20/
205 ETH_VIRTUAL_SILICON_RAM supported. mohor 7490d 21h /ethmac/tags/rel_20/
204 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). mohor 7490d 21h /ethmac/tags/rel_20/
203 Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
mohor 7490d 21h /ethmac/tags/rel_20/
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 7493d 22h /ethmac/tags/rel_20/
201 Core size added to the document. mohor 7493d 23h /ethmac/tags/rel_20/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2023, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.