OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_20/] [bench/] [verilog/] [tb_eth_top.v] - Rev 338

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
338 root 5440d 18h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
335 New directory structure. root 5497d 23h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
298 This commit was manufactured by cvs2svn to create tag 'rel_20'. 7531d 17h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
157 This testbench will soon be obsolete. Please use tb_ethernet.v mohor 7873d 22h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
108 Testbench supports unaligned accesses. mohor 7999d 23h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
80 Small fixes for external/internal DMA missmatches. mohor 8065d 16h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
67 EXTERNAL_DMA used instead of WISHBONE_DMA. mohor 8075d 20h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
66 Testbench fixed, code simplified, unused signals removed. mohor 8076d 02h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
51 Added separate tests for Multicast, Unicast, Broadcast billditt 8077d 13h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
49 HASH0 and HASH1 register read/write added. mohor 8079d 13h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
41 non-DMA host interface added. Select the right configutation in eth_defines. mohor 8085d 19h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
36 TX_BD_NUM register added instead of the RB_BD_ADDR. mohor 8145d 21h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
23 Number of addresses (wb_adr_i) minimized. mohor 8195d 22h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
22 eth_timescale.v changed to timescale.v This is done because of the
simulation of the few cores in a one joined project.
mohor 8196d 01h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
19 Defines changed (All precede with ETH_). Small changes because some
tools generate warnings when two operands are together. Synchronization
between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
demands).
mohor 8220d 18h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
17 Signal names changed on the top level for easier pad insertion (ASIC). mohor 8260d 19h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v
15 A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex).
Include files fixed to contain no path.
File names and module names changed ta have a eth_ prologue in the name.
File eth_timescale.v is used to define timescale
All pin names on the top module are changed to contain _I, _O or _OE at the end.
Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O
and Mdo_OE. The bidirectional signal must be created on the top level. This
is done due to the ASIC tools.
mohor 8269d 19h /ethmac/tags/rel_20/bench/verilog/tb_eth_top.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.