OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_21/] - Rev 226

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7458d 00h /ethmac/tags/rel_21/
225 Some minor changes. tadejm 7458d 00h /ethmac/tags/rel_21/
224 Signals for a wave window in Modelsim. tadejm 7458d 01h /ethmac/tags/rel_21/
223 Some code changed due to bug fixes. tadejm 7458d 01h /ethmac/tags/rel_21/
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7461d 23h /ethmac/tags/rel_21/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 7465d 00h /ethmac/tags/rel_21/
218 Typo error fixed. (When using Bist) mohor 7465d 02h /ethmac/tags/rel_21/
217 Bist supported. mohor 7465d 02h /ethmac/tags/rel_21/
216 Bist signals added. mohor 7465d 02h /ethmac/tags/rel_21/
215 Bist supported. mohor 7465d 03h /ethmac/tags/rel_21/
214 Signals for WISHBONE B3 compliant interface added. mohor 7465d 23h /ethmac/tags/rel_21/
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 7465d 23h /ethmac/tags/rel_21/
212 Minor $display change. mohor 7465d 23h /ethmac/tags/rel_21/
211 Bist added. mohor 7465d 23h /ethmac/tags/rel_21/
210 BIST added. mohor 7465d 23h /ethmac/tags/rel_21/
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 7467d 02h /ethmac/tags/rel_21/
208 Virtual Silicon RAMs moved to lib directory tadej 7482d 20h /ethmac/tags/rel_21/
207 Virtual Silicon RAM support fixed tadej 7482d 20h /ethmac/tags/rel_21/
206 Virtual Silicon RAM added to the simulation. mohor 7482d 20h /ethmac/tags/rel_21/
205 ETH_VIRTUAL_SILICON_RAM supported. mohor 7482d 21h /ethmac/tags/rel_21/
204 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). mohor 7482d 21h /ethmac/tags/rel_21/
203 Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
core.
mohor 7482d 21h /ethmac/tags/rel_21/
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 7485d 22h /ethmac/tags/rel_21/
201 Core size added to the document. mohor 7485d 23h /ethmac/tags/rel_21/
200 File with lower case checked in instead. mohor 7485d 23h /ethmac/tags/rel_21/
199 Datasheet name changed to lower case name. mohor 7485d 23h /ethmac/tags/rel_21/
198 Removed file. File with name in lower case will be added instead. mohor 7485d 23h /ethmac/tags/rel_21/
197 Ethernet Data Sheet. mohor 7485d 23h /ethmac/tags/rel_21/
196 Ethernet product brief. mohor 7486d 00h /ethmac/tags/rel_21/
195 Product brief removed because it is the same as Datasheet. mohor 7486d 00h /ethmac/tags/rel_21/

powered by: WebSVN 2.1.0

© copyright 1999-2023 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.