OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_21] - Rev 278

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
278 A new bug (entered with previous update) fixed. When abort occured sometimes
data transmission was blocked.
mohor 7727d 20h /ethmac/tags/rel_21
277 When padding was enabled and crc disabled, frame was not ended correctly. mohor 7727d 20h /ethmac/tags/rel_21
276 Defer indication changed. tadejm 7727d 20h /ethmac/tags/rel_21
275 Fix MTxErr or prevent sending too big frames. mohor 7735d 01h /ethmac/tags/rel_21
274 Backup version. Not fully working. tadejm 7735d 14h /ethmac/tags/rel_21
272 When control packets were received, they were ignored in some cases. tadejm 7735d 20h /ethmac/tags/rel_21
270 When receiving normal data frame and RxFlow control was switched on, RXB
interrupt was not set.
mohor 7736d 22h /ethmac/tags/rel_21
269 When in full duplex, transmit was sometimes blocked. Fixed. mohor 7737d 22h /ethmac/tags/rel_21
268 Release 1.19. Control frame description changed. mohor 7791d 15h /ethmac/tags/rel_21
267 Full duplex control frames tested. mohor 7791d 18h /ethmac/tags/rel_21
266 Flow control test almost finished. mohor 7796d 16h /ethmac/tags/rel_21
264 Registers RxStatusWrite_rck and RxStatusWriteLatched were not used
anywhere. Removed.
mohor 7796d 20h /ethmac/tags/rel_21
263 test_mac_full_duplex_flow_control tests pretty much finished.
TEST 0: INSERT CONTROL FRM. WHILE TRANSMITTING NORMAL
FRM. AT 4 TX BD ( 10Mbps ) finished.
TEST 2: RECEIVE CONTROL FRAMES WITH PASSALL OPTION
TURNED OFF AT ONE RX BD ( 10Mbps ) finished.
mohor 7797d 08h /ethmac/tags/rel_21
262 Version 1.18 released.
MIIMRST (Reset of the MIIM module) not used any more in the MIIMODER
register. Control Frame bit (CF) added to the RX buffer descriptor. Control
frame detection section updated.
mohor 7797d 08h /ethmac/tags/rel_21
261 Rx Flow control fixed. CF flag added to the RX buffer descriptor. RxAbort
synchronized.
mohor 7797d 08h /ethmac/tags/rel_21
260 test_mac_full_duplex_flow test 0 finished. Sending the control (PAUSE) frame
finished.
mohor 7797d 20h /ethmac/tags/rel_21
259 In loopback rx_clk is not looped back. Possible CRC error. Consider if usage
of additional logic is necessery (FIFO for looping the data).
mohor 7798d 09h /ethmac/tags/rel_21
257 When TxUsedData and CtrlMux occur at the same time, byte counter needs
to be incremented by 2. Signal IncrementByteCntBy2 added for that reason.
mohor 7798d 10h /ethmac/tags/rel_21
256 TxDone and TxAbort changed so they're not propagated to the wishbone
module when control frame is transmitted.
mohor 7798d 10h /ethmac/tags/rel_21
255 TPauseRq synchronized to tx_clk. mohor 7798d 10h /ethmac/tags/rel_21
254 Temp version. mohor 7799d 13h /ethmac/tags/rel_21
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 7799d 16h /ethmac/tags/rel_21
252 Just some updates. tadejm 7799d 16h /ethmac/tags/rel_21
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 7799d 16h /ethmac/tags/rel_21
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7799d 16h /ethmac/tags/rel_21
248 wb_rst_i is used for MIIM reset. mohor 7800d 16h /ethmac/tags/rel_21
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 7803d 19h /ethmac/tags/rel_21
245 Rev 1.7. mohor 7804d 13h /ethmac/tags/rel_21
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7804d 15h /ethmac/tags/rel_21
243 Late collision is not reported any more. tadejm 7804d 21h /ethmac/tags/rel_21

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.