OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_24/] [rtl/] - Rev 226

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7832d 05h /ethmac/tags/rel_24/rtl/
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7836d 04h /ethmac/tags/rel_24/rtl/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 7839d 05h /ethmac/tags/rel_24/rtl/
218 Typo error fixed. (When using Bist) mohor 7839d 07h /ethmac/tags/rel_24/rtl/
214 Signals for WISHBONE B3 compliant interface added. mohor 7840d 04h /ethmac/tags/rel_24/rtl/
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 7840d 04h /ethmac/tags/rel_24/rtl/
212 Minor $display change. mohor 7840d 04h /ethmac/tags/rel_24/rtl/
211 Bist added. mohor 7840d 04h /ethmac/tags/rel_24/rtl/
210 BIST added. mohor 7840d 04h /ethmac/tags/rel_24/rtl/
204 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). mohor 7857d 02h /ethmac/tags/rel_24/rtl/
203 Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
core.
mohor 7857d 02h /ethmac/tags/rel_24/rtl/
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 7860d 03h /ethmac/tags/rel_24/rtl/
168 CarrierSenseLost bug fixed when operating in full duplex mode. mohor 7868d 05h /ethmac/tags/rel_24/rtl/
167 Sometimes both RxB_IRQ and RxE_IRQ were activated. Bug fixed. mohor 7869d 06h /ethmac/tags/rel_24/rtl/
166 Reception is possible after RxPointer is read and not after BD is read. For
that reason RxBDReady is changed to RxReady.
Busy_IRQ interrupt connected. When there is no RxBD ready and frame
comes, interrupt is generated.
mohor 7870d 07h /ethmac/tags/rel_24/rtl/
165 HASH improvement needed. mohor 7870d 10h /ethmac/tags/rel_24/rtl/
164 Ethernet debug registers removed. mohor 7870d 10h /ethmac/tags/rel_24/rtl/
161 Error acknowledge is generated when accessing BDs and RST bit in the
MODER register (r_Rst) is set.
mohor 7871d 07h /ethmac/tags/rel_24/rtl/
160 error acknowledge cycle termination added to display. mohor 7871d 07h /ethmac/tags/rel_24/rtl/
159 Async reset for WB_ACK_O removed (when core was in reset, it was
impossible to access BDs).
RxPointers and TxPointers names changed to be more descriptive.
TxUnderRun synchronized.
mohor 7872d 04h /ethmac/tags/rel_24/rtl/
150 Debug registers reg1, 2, 3, 4 connected. Synchronization of many signals
changed (bugs fixed). Access to un-alligned buffers fixed. RxAbort signal
was not used OK.
mohor 7876d 02h /ethmac/tags/rel_24/rtl/
149 Signals related to the control frames connected. Debug registers reg1, 2, 3, 4
connected.
mohor 7876d 02h /ethmac/tags/rel_24/rtl/
148 Bug when last byte of destination address was not checked fixed. mohor 7876d 02h /ethmac/tags/rel_24/rtl/
147 ETH_TXCTRL and ETH_RXCTRL registers added. Interrupts related to
the control frames connected.
mohor 7876d 02h /ethmac/tags/rel_24/rtl/
146 CarrierSenseLost status is not set when working in loopback mode. mohor 7876d 02h /ethmac/tags/rel_24/rtl/
145 Defines for control registers added (ETH_TXCTRL and ETH_RXCTRL). mohor 7876d 02h /ethmac/tags/rel_24/rtl/
143 Only values smaller or equal to 0x80 can be written to TX_BD_NUM register.
r_TxEn and r_RxEn depend on the limit values of the TX_BD_NUMOut.
mohor 7892d 04h /ethmac/tags/rel_24/rtl/
141 Syntax error fixed. mohor 7894d 22h /ethmac/tags/rel_24/rtl/
140 Syntax error fixed. mohor 7894d 22h /ethmac/tags/rel_24/rtl/
139 Synchronous reset added to all registers. Defines used for width. r_MiiMRst
changed from bit position 10 to 9.
mohor 7894d 22h /ethmac/tags/rel_24/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.