OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_27/] [rtl/] - Rev 229

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
229 case changed to casex. mohor 8032d 19h /ethmac/tags/rel_27/rtl/
227 Changed BIST scan signals. tadejm 8032d 23h /ethmac/tags/rel_27/rtl/
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 8033d 01h /ethmac/tags/rel_27/rtl/
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 8037d 00h /ethmac/tags/rel_27/rtl/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 8040d 01h /ethmac/tags/rel_27/rtl/
218 Typo error fixed. (When using Bist) mohor 8040d 03h /ethmac/tags/rel_27/rtl/
214 Signals for WISHBONE B3 compliant interface added. mohor 8040d 23h /ethmac/tags/rel_27/rtl/
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 8040d 23h /ethmac/tags/rel_27/rtl/
212 Minor $display change. mohor 8040d 23h /ethmac/tags/rel_27/rtl/
211 Bist added. mohor 8041d 00h /ethmac/tags/rel_27/rtl/
210 BIST added. mohor 8041d 00h /ethmac/tags/rel_27/rtl/
204 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). mohor 8057d 22h /ethmac/tags/rel_27/rtl/
203 Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
core.
mohor 8057d 22h /ethmac/tags/rel_27/rtl/
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 8060d 23h /ethmac/tags/rel_27/rtl/
168 CarrierSenseLost bug fixed when operating in full duplex mode. mohor 8069d 01h /ethmac/tags/rel_27/rtl/
167 Sometimes both RxB_IRQ and RxE_IRQ were activated. Bug fixed. mohor 8070d 02h /ethmac/tags/rel_27/rtl/
166 Reception is possible after RxPointer is read and not after BD is read. For
that reason RxBDReady is changed to RxReady.
Busy_IRQ interrupt connected. When there is no RxBD ready and frame
comes, interrupt is generated.
mohor 8071d 02h /ethmac/tags/rel_27/rtl/
165 HASH improvement needed. mohor 8071d 06h /ethmac/tags/rel_27/rtl/
164 Ethernet debug registers removed. mohor 8071d 06h /ethmac/tags/rel_27/rtl/
161 Error acknowledge is generated when accessing BDs and RST bit in the
MODER register (r_Rst) is set.
mohor 8072d 03h /ethmac/tags/rel_27/rtl/
160 error acknowledge cycle termination added to display. mohor 8072d 03h /ethmac/tags/rel_27/rtl/
159 Async reset for WB_ACK_O removed (when core was in reset, it was
impossible to access BDs).
RxPointers and TxPointers names changed to be more descriptive.
TxUnderRun synchronized.
mohor 8073d 00h /ethmac/tags/rel_27/rtl/
150 Debug registers reg1, 2, 3, 4 connected. Synchronization of many signals
changed (bugs fixed). Access to un-alligned buffers fixed. RxAbort signal
was not used OK.
mohor 8076d 21h /ethmac/tags/rel_27/rtl/
149 Signals related to the control frames connected. Debug registers reg1, 2, 3, 4
connected.
mohor 8076d 21h /ethmac/tags/rel_27/rtl/
148 Bug when last byte of destination address was not checked fixed. mohor 8076d 22h /ethmac/tags/rel_27/rtl/
147 ETH_TXCTRL and ETH_RXCTRL registers added. Interrupts related to
the control frames connected.
mohor 8076d 22h /ethmac/tags/rel_27/rtl/
146 CarrierSenseLost status is not set when working in loopback mode. mohor 8076d 22h /ethmac/tags/rel_27/rtl/
145 Defines for control registers added (ETH_TXCTRL and ETH_RXCTRL). mohor 8076d 22h /ethmac/tags/rel_27/rtl/
143 Only values smaller or equal to 0x80 can be written to TX_BD_NUM register.
r_TxEn and r_RxEn depend on the limit values of the TX_BD_NUMOut.
mohor 8093d 00h /ethmac/tags/rel_27/rtl/
141 Syntax error fixed. mohor 8095d 18h /ethmac/tags/rel_27/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.