OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_4/] [rtl/] [verilog/] - Rev 338

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
129 Traffic cop with 2 wishbone master interfaces and 2 wishbona slave
interfaces:
- Host connects to the master interface
- Ethernet master (DMA) connects to the second master interface
- Memory interface connects to the slave interface
- Ethernet slave interface (access to registers and BDs) connects to second
slave interface
mohor 7924d 18h /ethmac/tags/rel_4/rtl/verilog/
127 WriteRxDataToMemory signal changed so end of frame (when last word is
written to fifo) is changed.
mohor 7944d 17h /ethmac/tags/rel_4/rtl/verilog/
126 InvalidSymbol generation changed. mohor 7944d 17h /ethmac/tags/rel_4/rtl/verilog/
125 RxAbort changed. Packets received with MRxErr (from PHY) are also
aborted.
mohor 7944d 17h /ethmac/tags/rel_4/rtl/verilog/
122 ethernet spram added. So far a generic ram and xilinx RAMB4 are used. mohor 7946d 19h /ethmac/tags/rel_4/rtl/verilog/
120 Unused files removed. mohor 7946d 20h /ethmac/tags/rel_4/rtl/verilog/
119 Ram , used for BDs changed from generic_spram to eth_spram_256x32. mohor 7946d 20h /ethmac/tags/rel_4/rtl/verilog/
118 ShiftEnded synchronization changed. mohor 7950d 11h /ethmac/tags/rel_4/rtl/verilog/
115 RxBDAddress takes `ETH_TX_BD_NUM_DEF value after reset. mohor 7951d 19h /ethmac/tags/rel_4/rtl/verilog/
114 EXTERNAL_DMA removed. External DMA not supported. mohor 7952d 17h /ethmac/tags/rel_4/rtl/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.