OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_7/] - Rev 338

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
338 root 3788d 13h /ethmac/tags/rel_7/
335 New directory structure. root 3845d 18h /ethmac/tags/rel_7/
228 This commit was manufactured by cvs2svn to create tag 'rel_7'. 6179d 11h /ethmac/tags/rel_7/
227 Changed BIST scan signals. tadejm 6179d 11h /ethmac/tags/rel_7/
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 6179d 13h /ethmac/tags/rel_7/
225 Some minor changes. tadejm 6179d 13h /ethmac/tags/rel_7/
224 Signals for a wave window in Modelsim. tadejm 6179d 14h /ethmac/tags/rel_7/
223 Some code changed due to bug fixes. tadejm 6179d 14h /ethmac/tags/rel_7/
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 6183d 12h /ethmac/tags/rel_7/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 6186d 13h /ethmac/tags/rel_7/
218 Typo error fixed. (When using Bist) mohor 6186d 15h /ethmac/tags/rel_7/
217 Bist supported. mohor 6186d 15h /ethmac/tags/rel_7/
216 Bist signals added. mohor 6186d 15h /ethmac/tags/rel_7/
215 Bist supported. mohor 6186d 16h /ethmac/tags/rel_7/
214 Signals for WISHBONE B3 compliant interface added. mohor 6187d 11h /ethmac/tags/rel_7/
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 6187d 11h /ethmac/tags/rel_7/
212 Minor $display change. mohor 6187d 11h /ethmac/tags/rel_7/
211 Bist added. mohor 6187d 12h /ethmac/tags/rel_7/
210 BIST added. mohor 6187d 12h /ethmac/tags/rel_7/
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 6188d 15h /ethmac/tags/rel_7/
208 Virtual Silicon RAMs moved to lib directory tadej 6204d 09h /ethmac/tags/rel_7/
207 Virtual Silicon RAM support fixed tadej 6204d 09h /ethmac/tags/rel_7/
206 Virtual Silicon RAM added to the simulation. mohor 6204d 09h /ethmac/tags/rel_7/
205 ETH_VIRTUAL_SILICON_RAM supported. mohor 6204d 10h /ethmac/tags/rel_7/
204 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). mohor 6204d 10h /ethmac/tags/rel_7/
203 Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
core.
mohor 6204d 10h /ethmac/tags/rel_7/
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 6207d 11h /ethmac/tags/rel_7/
201 Core size added to the document. mohor 6207d 12h /ethmac/tags/rel_7/
200 File with lower case checked in instead. mohor 6207d 12h /ethmac/tags/rel_7/
199 Datasheet name changed to lower case name. mohor 6207d 12h /ethmac/tags/rel_7/

powered by: WebSVN 2.1.0

© copyright 1999-2019 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.