OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_8/] - Rev 224

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
224 Signals for a wave window in Modelsim. tadejm 8085d 20h /ethmac/tags/rel_8/
223 Some code changed due to bug fixes. tadejm 8085d 20h /ethmac/tags/rel_8/
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 8089d 18h /ethmac/tags/rel_8/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 8092d 19h /ethmac/tags/rel_8/
218 Typo error fixed. (When using Bist) mohor 8092d 21h /ethmac/tags/rel_8/
217 Bist supported. mohor 8092d 21h /ethmac/tags/rel_8/
216 Bist signals added. mohor 8092d 21h /ethmac/tags/rel_8/
215 Bist supported. mohor 8092d 22h /ethmac/tags/rel_8/
214 Signals for WISHBONE B3 compliant interface added. mohor 8093d 17h /ethmac/tags/rel_8/
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 8093d 18h /ethmac/tags/rel_8/
212 Minor $display change. mohor 8093d 18h /ethmac/tags/rel_8/
211 Bist added. mohor 8093d 18h /ethmac/tags/rel_8/
210 BIST added. mohor 8093d 18h /ethmac/tags/rel_8/
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 8094d 21h /ethmac/tags/rel_8/
208 Virtual Silicon RAMs moved to lib directory tadej 8110d 15h /ethmac/tags/rel_8/
207 Virtual Silicon RAM support fixed tadej 8110d 15h /ethmac/tags/rel_8/
206 Virtual Silicon RAM added to the simulation. mohor 8110d 15h /ethmac/tags/rel_8/
205 ETH_VIRTUAL_SILICON_RAM supported. mohor 8110d 16h /ethmac/tags/rel_8/
204 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). mohor 8110d 16h /ethmac/tags/rel_8/
203 Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
core.
mohor 8110d 16h /ethmac/tags/rel_8/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.