OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [trunk/] - Rev 339

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
339 Added basic support for Icarus Verilog olof 4649d 01h /ethmac/trunk/
338 root 5441d 07h /ethmac/trunk/
335 New directory structure. root 5498d 12h /ethernet/trunk/
334 Minor fixes for Icarus simulator. igorm 6946d 14h /trunk/
333 Some small fixes + some troubles fixed. igorm 6947d 02h /trunk/
332 Case statement improved for synthesys. igorm 6960d 08h /trunk/
331 Tests for delayed CRC and defer indication added. igorm 6975d 09h /trunk/
330 Warning fixes. igorm 6975d 10h /trunk/
329 Defer indication fixed. igorm 6975d 11h /trunk/
328 Delayed CRC fixed. igorm 6975d 11h /trunk/
327 Defer indication fixed. igorm 6975d 11h /trunk/
326 Delayed CRC fixed. igorm 6975d 11h /trunk/
325 Defer indication fixed. igorm 6975d 12h /trunk/
323 Accidently deleted line put back. igorm 7272d 12h /trunk/
321 - Bug connected to the TX_BD_NUM_Wr signal fixed (bug came in with the
previous update of the core.
- TxBDAddress is set to 0 after the TX is enabled in the MODER register.
- RxBDAddress is set to r_TxBDNum<<1 after the RX is enabled in the MODER
register. (thanks to Mathias and Torbjorn)
- Multicast reception was fixed. Thanks to Ulrich Gries
igorm 7276d 07h /trunk/
320 TX_BD_NUM_Wr error fixed. Error was entered with the last check-in. igorm 7276d 11h /trunk/
319 Latest Ethernet IP core testbench. tadejm 7307d 06h /trunk/
318 Latest Ethernet IP core testbench. tadejm 7307d 06h /trunk/
317 Multicast detection fixed. Only the LSB of the first byte is checked. igorm 7316d 13h /trunk/
315 Updated testbench. Some more testcases, some repaired. tadejm 7419d 10h /trunk/
312 Corrected address mismatch for xilinx RAMB4_S8 model which has wider address than RAMB4_S16. tadejm 7419d 10h /trunk/
311 Update script for running different file list files for different RAM models. tadejm 7419d 10h /trunk/
310 More signals. tadejm 7419d 10h /trunk/
309 Update file list files for different RAM models with byte select accessing. tadejm 7419d 10h /trunk/
308 Moved RAM model file path from sim_file_list.lst to this file. tadejm 7419d 10h /trunk/
306 Lapsus fixed (!we -> ~we). simons 7420d 07h /trunk/
304 WISHBONE slave changed and tested from only 32-bit accesss to byte access. tadejm 7442d 04h /trunk/
302 mbist signals updated according to newest convention markom 7468d 15h /trunk/
301 Update RxEnSync only when mrxdv_pad_i is inactive (LOW). knguyen 7479d 07h /trunk/
299 Artisan RAMs added. mohor 7526d 10h /trunk/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.