OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [trunk/] [bench/] [verilog/] - Rev 170

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
170 Headers changed. mohor 7895d 02h /ethmac/trunk/bench/verilog/
169 New testbench. Thanks to Tadej M - "The Spammer". mohor 7895d 03h /ethmac/trunk/bench/verilog/
158 Typo fixed. mohor 7899d 22h /ethmac/trunk/bench/verilog/
157 This testbench will soon be obsolete. Please use tb_ethernet.v mohor 7902d 03h /ethmac/trunk/bench/verilog/
156 Valid testbench. mohor 7902d 03h /ethmac/trunk/bench/verilog/
155 Minor changes. mohor 7902d 04h /ethmac/trunk/bench/verilog/
124 Define ETH_MIIMODER_RST corrected to 0x00000400. mohor 7944d 21h /ethmac/trunk/bench/verilog/
121 gsr added for use when ETH_XILINX_RAMB4 define is set. mohor 7946d 22h /ethmac/trunk/bench/verilog/
117 Clock mrx_clk set to 2.5 MHz. mohor 7951d 00h /ethmac/trunk/bench/verilog/
116 Testing environment also includes traffic cop, memory interface and host
interface.
mohor 7951d 01h /ethmac/trunk/bench/verilog/
108 Testbench supports unaligned accesses. mohor 8028d 04h /ethmac/trunk/bench/verilog/
107 TX_BUF_BASE changed. mohor 8028d 04h /ethmac/trunk/bench/verilog/
92 Some defines that are used in testbench only were moved to tb_eth_defines.v
file.
mohor 8073d 02h /ethmac/trunk/bench/verilog/
80 Small fixes for external/internal DMA missmatches. mohor 8093d 21h /ethmac/trunk/bench/verilog/
67 EXTERNAL_DMA used instead of WISHBONE_DMA. mohor 8104d 01h /ethmac/trunk/bench/verilog/
66 Testbench fixed, code simplified, unused signals removed. mohor 8104d 07h /ethmac/trunk/bench/verilog/
51 Added separate tests for Multicast, Unicast, Broadcast billditt 8105d 18h /ethmac/trunk/bench/verilog/
49 HASH0 and HASH1 register read/write added. mohor 8107d 18h /ethmac/trunk/bench/verilog/
41 non-DMA host interface added. Select the right configutation in eth_defines. mohor 8114d 00h /ethmac/trunk/bench/verilog/
36 TX_BD_NUM register added instead of the RB_BD_ADDR. mohor 8174d 02h /ethmac/trunk/bench/verilog/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.