OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [trunk/] [bench/] [verilog/] [tb_ethernet.v] - Rev 302

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
302 mbist signals updated according to newest convention markom 8060d 06h /ethmac/trunk/bench/verilog/tb_ethernet.v
299 Artisan RAMs added. mohor 8118d 01h /ethmac/trunk/bench/verilog/tb_ethernet.v
281 Tests test_mac_full_duplex_receive 4-7 fixed to proper BD. mohor 8318d 22h /ethmac/trunk/bench/verilog/tb_ethernet.v
279 Underrun test fixed. Many other tests fixed. mohor 8320d 00h /ethmac/trunk/bench/verilog/tb_ethernet.v
274 Backup version. Not fully working. tadejm 8327d 18h /ethmac/trunk/bench/verilog/tb_ethernet.v
267 Full duplex control frames tested. mohor 8383d 21h /ethmac/trunk/bench/verilog/tb_ethernet.v
266 Flow control test almost finished. mohor 8388d 20h /ethmac/trunk/bench/verilog/tb_ethernet.v
263 test_mac_full_duplex_flow_control tests pretty much finished.
TEST 0: INSERT CONTROL FRM. WHILE TRANSMITTING NORMAL
FRM. AT 4 TX BD ( 10Mbps ) finished.
TEST 2: RECEIVE CONTROL FRAMES WITH PASSALL OPTION
TURNED OFF AT ONE RX BD ( 10Mbps ) finished.
mohor 8389d 11h /ethmac/trunk/bench/verilog/tb_ethernet.v
260 test_mac_full_duplex_flow test 0 finished. Sending the control (PAUSE) frame
finished.
mohor 8390d 00h /ethmac/trunk/bench/verilog/tb_ethernet.v
254 Temp version. mohor 8391d 17h /ethmac/trunk/bench/verilog/tb_ethernet.v
252 Just some updates. tadejm 8391d 20h /ethmac/trunk/bench/verilog/tb_ethernet.v
243 Late collision is not reported any more. tadejm 8397d 00h /ethmac/trunk/bench/verilog/tb_ethernet.v
227 Changed BIST scan signals. tadejm 8423d 20h /ethmac/trunk/bench/verilog/tb_ethernet.v
223 Some code changed due to bug fixes. tadejm 8424d 00h /ethmac/trunk/bench/verilog/tb_ethernet.v
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 8433d 00h /ethmac/trunk/bench/verilog/tb_ethernet.v
194 Full duplex tests modified and testbench bug repaired. tadej 8451d 23h /ethmac/trunk/bench/verilog/tb_ethernet.v
192 Some additional reports added tadej 8453d 20h /ethmac/trunk/bench/verilog/tb_ethernet.v
182 Full duplex test improved. tadej 8455d 20h /ethmac/trunk/bench/verilog/tb_ethernet.v
181 MIIM test look better. mohor 8455d 22h /ethmac/trunk/bench/verilog/tb_ethernet.v
180 Bench outputs data to display every 128 bytes. mohor 8458d 18h /ethmac/trunk/bench/verilog/tb_ethernet.v

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.