OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [trunk/] [rtl/] - Rev 39

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
39 Tx part finished. TxStatus needs to be fixed. Pause request needs to be
added.
mohor 8112d 19h /ethmac/trunk/rtl/
38 Initial version. Equals to eth_wishbonedma.v at this moment. mohor 8121d 21h /ethmac/trunk/rtl/
37 Link in the header changed. mohor 8121d 21h /ethmac/trunk/rtl/
34 RX_BD_NUM changed to TX_BD_NUM (holds number of TX descriptors
instead of the number of RX descriptors).
mohor 8170d 17h /ethmac/trunk/rtl/
33 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8170d 21h /ethmac/trunk/rtl/
32 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8170d 21h /ethmac/trunk/rtl/
29 Generic memory model is used. Defines are changed for the same reason. mohor 8192d 17h /ethmac/trunk/rtl/
24 Log file added. mohor 8217d 20h /ethmac/trunk/rtl/
23 Number of addresses (wb_adr_i) minimized. mohor 8217d 20h /ethmac/trunk/rtl/
22 eth_timescale.v changed to timescale.v This is done because of the
simulation of the few cores in a one joined project.
mohor 8217d 23h /ethmac/trunk/rtl/
21 Status signals changed, Adress decoding changed, interrupt controller
added.
mohor 8218d 19h /ethmac/trunk/rtl/
20 Defines changed (All precede with ETH_). Small changes because some
tools generate warnings when two operands are together. Synchronization
between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
demands).
mohor 8242d 17h /ethmac/trunk/rtl/
18 Few little NCSIM warnings fixed. mohor 8255d 17h /ethmac/trunk/rtl/
17 Signal names changed on the top level for easier pad insertion (ASIC). mohor 8282d 17h /ethmac/trunk/rtl/
16 "else" was missing within the always block in file eth_wishbonedma.v. mohor 8289d 23h /ethmac/trunk/rtl/
15 A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex).
Include files fixed to contain no path.
File names and module names changed ta have a eth_ prologue in the name.
File eth_timescale.v is used to define timescale
All pin names on the top module are changed to contain _I, _O or _OE at the end.
Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O
and Mdo_OE. The bidirectional signal must be created on the top level. This
is done due to the ASIC tools.
mohor 8291d 17h /ethmac/trunk/rtl/
14 Unconnected signals are now connected. mohor 8295d 22h /ethmac/trunk/rtl/
10 Directory structure changed. Files checked and joind together. mohor 8298d 10h /ethmac/trunk/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.