OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 107

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
107 TX_BUF_BASE changed. mohor 8000d 06h /
106 Outputs registered. Reset changed for eth_wishbone module. mohor 8000d 06h /
105 Compiler directives added. Tx and Rx fifo size incremented. A "late collision"
bug fixed.
mohor 8009d 08h /
104 FCS should not be included in NibbleMinFl. mohor 8011d 01h /
103 Wishbone signals are registered when ETH_REGISTERED_OUTPUTS is
selected in eth_defines.v
mohor 8011d 02h /
102 Interrupts are visible in the ETH_INT_SOURCE regardless if they are enabled
or not.
mohor 8011d 02h /
101 Short frame and ReceivedLengthOK were not detected correctly. mohor 8011d 03h /
100 Generic ram or Xilinx ram can be used in fifo (selectable by setting
ETH_FIFO_XILINX in eth_defines.v).
mohor 8011d 03h /
99 Document revised. mohor 8018d 01h /
98 Document revised. mohor 8018d 02h /
97 Small typo fixed. lampret 8035d 00h /
96 Any address can be used for Tx and Rx BD pointers. Address does not need
to be aligned.
mohor 8039d 00h /
95 md_padoen_o changed to md_padoe_o. Signal was always active high, just
name was incorrect.
mohor 8039d 03h /
94 When clear and read/write are active at the same time, cnt and pointers are
set to 1.
mohor 8039d 03h /
93 When in promiscous mode some frames were not received correctly. Fixed. mohor 8044d 01h /
92 Some defines that are used in testbench only were moved to tb_eth_defines.v
file.
mohor 8045d 03h /
91 Comments in Slovene language removed. mohor 8045d 04h /
90 casex changed with case, fifo reset changed. mohor 8045d 04h /
89 TX_BD_NUM, MAC_ADDR0 and MAC_ADDR1 register description
changed.
mohor 8049d 01h /
88 rx_fifo was not always cleared ok. Fixed. mohor 8055d 00h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.