OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 234

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
234 Figure list assed to the revision 3. mohor 7821d 21h /
233 Revision 0.3 released. Some figures added. mohor 7821d 22h /
232 fpga define added. mohor 7826d 16h /
231 Description of Core Modules added (figure). mohor 7828d 18h /
230 This commit was manufactured by cvs2svn to create tag 'rel_8'. 7832d 14h /
229 case changed to casex. mohor 7832d 14h /
228 This commit was manufactured by cvs2svn to create tag 'rel_7'. 7832d 18h /
227 Changed BIST scan signals. tadejm 7832d 18h /
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7832d 20h /
225 Some minor changes. tadejm 7832d 20h /
224 Signals for a wave window in Modelsim. tadejm 7832d 21h /
223 Some code changed due to bug fixes. tadejm 7832d 21h /
222 This commit was manufactured by cvs2svn to create tag 'rel_6'. 7836d 19h /
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7836d 19h /
220 This commit was manufactured by cvs2svn to create tag 'rel_5'. 7839d 20h /
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 7839d 20h /
218 Typo error fixed. (When using Bist) mohor 7839d 22h /
217 Bist supported. mohor 7839d 22h /
216 Bist signals added. mohor 7839d 22h /
215 Bist supported. mohor 7839d 23h /
214 Signals for WISHBONE B3 compliant interface added. mohor 7840d 19h /
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 7840d 19h /
212 Minor $display change. mohor 7840d 19h /
211 Bist added. mohor 7840d 19h /
210 BIST added. mohor 7840d 19h /
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 7841d 22h /
208 Virtual Silicon RAMs moved to lib directory tadej 7857d 16h /
207 Virtual Silicon RAM support fixed tadej 7857d 16h /
206 Virtual Silicon RAM added to the simulation. mohor 7857d 16h /
205 ETH_VIRTUAL_SILICON_RAM supported. mohor 7857d 17h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.