OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 38

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
18 Few little NCSIM warnings fixed. mohor 8259d 21h /
17 Signal names changed on the top level for easier pad insertion (ASIC). mohor 8286d 22h /
16 "else" was missing within the always block in file eth_wishbonedma.v. mohor 8294d 03h /
15 A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex).
Include files fixed to contain no path.
File names and module names changed ta have a eth_ prologue in the name.
File eth_timescale.v is used to define timescale
All pin names on the top module are changed to contain _I, _O or _OE at the end.
Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O
and Mdo_OE. The bidirectional signal must be created on the top level. This
is done due to the ASIC tools.
mohor 8295d 21h /
14 Unconnected signals are now connected. mohor 8300d 02h /
13 New directory structure. Files upodated and put together. mohor 8302d 11h /
12 Directory structure changed. Files checked and joind together. mohor 8302d 14h /
11 Directory structure changed. Files checked and joind together. mohor 8302d 14h /
10 Directory structure changed. Files checked and joind together. mohor 8302d 14h /
9 Documentation updated to be synchronized to the verilog files. mohor 8329d 23h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.