OpenCores
URL https://opencores.org/ocsvn/i2c/i2c/trunk

Subversion Repositories i2c

[/] - Rev 76

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
76 Updated filter_cnt generation rherveille 5065d 05h /
75 Fixed sSDA generation rherveille 5071d 02h /
74 Added SCL/SDA line filter rherveille 5209d 22h /
73 Fixed double wishbone write in a single access rherveille 5209d 22h /
72 Fixed AL generation
Added median filter on SDA and SCL inputs
rherveille 5209d 22h /
71 Fixed double wishbone write in a single access rherveille 5209d 22h /
70 Added old uploaded documents to new repository. root 5518d 01h /
69 Added old uploaded documents to new repository. root 5518d 16h /
68 New directory structure. root 5518d 16h /
67 Fixed slave_wait clocked event syntax rherveille 5551d 18h /
66 Fixed type iscl_oen instead of scl_oen rherveille 5566d 18h /
65 Changed wb_adr_i from unsigned to std_logic_vector rherveille 5567d 04h /
64 Added SCL clock synchronization logic
Fixed slave_wait signal generation
rherveille 5567d 04h /
63 Added clock synchronization logic
Fixed slave_wait signal
rherveille 5567d 04h /
62 Fixed synopsys miss spell (synopsis)
Fixed cr[0] register width
Fixed ! usage instead of ~
Fixed bit controller parameter width to 18bits
rherveille 5567d 18h /
61 Removed synopsys link; it's not used rherveille 6222d 06h /
60 Added missing semicolons ';' on endif rherveille 6399d 03h /
59 fixed short scl high pulse after clock stretch rherveille 6404d 04h /
58 fixed (n)ack generation rherveille 6436d 06h /
57 fixed short scl high pulse after clock stretch
fixed slave model not returning correct '(n)ack' signal
rherveille 6436d 06h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.