OpenCores
URL https://opencores.org/ocsvn/i2c/i2c/trunk

Subversion Repositories i2c

[/] - Rev 68

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
68 New directory structure. root 5525d 10h /
67 Fixed slave_wait clocked event syntax rherveille 5558d 12h /
66 Fixed type iscl_oen instead of scl_oen rherveille 5573d 12h /
65 Changed wb_adr_i from unsigned to std_logic_vector rherveille 5573d 22h /
64 Added SCL clock synchronization logic
Fixed slave_wait signal generation
rherveille 5573d 22h /
63 Added clock synchronization logic
Fixed slave_wait signal
rherveille 5573d 22h /
62 Fixed synopsys miss spell (synopsis)
Fixed cr[0] register width
Fixed ! usage instead of ~
Fixed bit controller parameter width to 18bits
rherveille 5574d 12h /
61 Removed synopsys link; it's not used rherveille 6229d 00h /
60 Added missing semicolons ';' on endif rherveille 6405d 21h /
59 fixed short scl high pulse after clock stretch rherveille 6410d 22h /
58 fixed (n)ack generation rherveille 6443d 00h /
57 fixed short scl high pulse after clock stretch
fixed slave model not returning correct '(n)ack' signal
rherveille 6443d 00h /
56 Fixed Tsu:sta timing check.
Added Thd:sta timing check.
rherveille 6995d 21h /
55 Fixed register overwrite issue.
Removed full_case pragma, replaced it by a default statement.
rherveille 6996d 23h /
54 Fixed scl, sda delay. rherveille 6996d 23h /
53 Fixed previous fix :) Made a variable vs signal mistake. rherveille 7292d 21h /
52 Fixed a bug where the core would signal an arbitration lost (AL bit set), when another master controls the bus and the other master generates a STOP bit. rherveille 7292d 22h /
51 Fixed simulation issue when writing to CR register rherveille 7346d 22h /
50 *** empty log message *** rherveille 7361d 17h /
49 Added testbench rherveille 7361d 17h /
48 Fixed a bug in the arbitration-lost signal generation. VHDL version only. rherveille 7363d 01h /
47 Fixed a potential bug in the statemachine. During a 'stop' 2 cmd_ack signals were generated. Possibly canceling a new start command. rherveille 7371d 21h /
46 Fixed slave address MSB='1' bug rherveille 7446d 22h /
45 Added slave address configurability rherveille 7446d 22h /
44 This commit was manufactured by cvs2svn to create tag 'rel_1'. 7532d 00h /
43 Fixed a bug in the timing section. Changed 'tst_scl' into 'tst_sto'. rherveille 7532d 00h /
42 This commit was manufactured by cvs2svn to create tag 'asyst_3'. 7541d 22h /
41 This commit was manufactured by cvs2svn to create tag 'asyst_2'. 7541d 22h /
40 Fix a blocking vs. non-blocking error in the wb_dat output mux. rherveille 7541d 22h /
39 Forgot an 'end if' :-/ rherveille 7561d 18h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.