OpenCores
URL https://opencores.org/ocsvn/minsoc/minsoc/trunk

Subversion Repositories minsoc

[/] [minsoc/] [branches/] [rc-1.0/] - Rev 148

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
148 Renaming minsoc_wave.lxt to minsoc_wave.lxt2 for correctness. rfajardo 4704d 14h /minsoc/branches/rc-1.0
147 Updating minsoc_bench.v to correctly acquire uart data.

Uart drivers: when an end of line character was sent, the driver appended a carriage return to it. This is not necessary and has been removed.
-Eth and Uart firmwares also had a carriage return after the end of line, also removed.

Minsoc_bench_defines.v: Renaming VCD_OUTPUT define to WAVEFORM_OUTPUT

run_bench: selecting -lxt2 for waveform output format. This output format size is 10 times smaller than vcd.

minsoc-install.sh: lxt2 output format requires that Icarus Verilog be installed with zlib support. For that, we now check if zlib is supported on script run.
rfajardo 4704d 16h /minsoc/branches/rc-1.0
146 Importing 'Xilinx Microblaze Dev. Kit 1600E Edition' board configuration directory. ConX. 4704d 22h /minsoc/branches/rc-1.0
145 minsoc_bench_core.v and minsoc_bench_clock.v left only on verilator branche. It will develop there until it is ported for inclusion into trunk. RC-1.0 is now clean of it. rfajardo 4705d 07h /minsoc/branches/rc-1.0
143 Compiling firmwares in board configuration scripts instead of on global minsoc setup. rfajardo 4705d 17h /minsoc/branches/rc-1.0
138 DIR_TO_INSTALL creation using wizard ConX. 4706d 07h /minsoc/branches/rc-1.0
137 Removing uncomplete support for ml509 and not working support for spartan3e_starter_kit_eth (area constraint cannot be reached). rfajardo 4706d 18h /minsoc/branches/rc-1.0
136 Installation on Ubuntu-11.10 has shown that a binary called makeinfo is required to install GDB. This binary can be installed on Ubuntu by installing the package texinfo. rfajardo 4713d 13h /minsoc/branches/rc-1.0
134 run_sim.bat for ModelSim updated to acquire the firmware_size for command line input when running the testbench. rfajardo 4720d 17h /minsoc/branches/rc-1.0
133 Roll back minsoc_bench.v to timed simulation. Merge minsoc_bench_core and minsoc_bench_clock again.

Applying Rubén Diez patch to avoid warnings on firmware load for simulation.
rfajardo 4720d 19h /minsoc/branches/rc-1.0
132 ModelSim simulation, running top_module minsoc_bench_clock now, instead of minsoc_bench. rfajardo 4724d 14h /minsoc/branches/rc-1.0
131 Renaming testbench modules. Adding to ifdefs without which the testbench generation can fail. rfajardo 4724d 14h /minsoc/branches/rc-1.0
130 minsoc_bench.v: task test_eth has to be phased out together with the ETHERNET definition. If there is no ETHERNET, test_eth cannot be defined. rfajardo 4724d 17h /minsoc/branches/rc-1.0
129 Removing bugs introduced when splitting clocks and reset.
1) NEGATIVE_RESET or POSITIVE_RESET were missing as definition on minsoc_bench_clock.v (include minsoc_defines.v).
2) wait for reset on minsoc_bench.v to assert design_ready
rfajardo 4725d 04h /minsoc/branches/rc-1.0
128 Outsourcing clocks and reset generations from minsoc_bench.v to minsoc_bench_clock.v. rfajardo 4725d 05h /minsoc/branches/rc-1.0
127 Removing redundant simulation output. rfajardo 4725d 11h /minsoc/branches/rc-1.0
126 Updating information about simulation time for Ethernet test. rfajardo 4725d 11h /minsoc/branches/rc-1.0
125 Adjusting testbench messages. Creating tasks for firmware tests. rfajardo 4725d 11h /minsoc/branches/rc-1.0
124 Removing Verilog delays from minsoc_bench.v. minsoc_bench_defines.v defines now if uart or ethernet have to be tested. If yes, it checks the behavior of the enclosed firmwares. If not, simulation simply runs forever. rfajardo 4725d 13h /minsoc/branches/rc-1.0
123 Renaming reg final to firmware_size. Final is a keyword for Verilator. rfajardo 4725d 18h /minsoc/branches/rc-1.0
122 Renaming minsoc-configure.sh to minsoc-setup.sh. rfajardo 4731d 07h /minsoc/branches/rc-1.0
121 Asserting svn:executable properties of modelsim/*.bat scripts.

Including corrected patch for advanced debug system watchpoints under utils/setup. Configure script updated to use this instead of advanced debug system patches. This will remain so until the patch is corrected. The previous line still has the correct command.
rfajardo 4731d 09h /minsoc/branches/rc-1.0
120 ethmac.prj: a file was missing rfajardo 4731d 12h /minsoc/branches/rc-1.0
119 Tricking Subversion to accept bat files that are now executable. rfajardo 4731d 12h /minsoc/branches/rc-1.0
118 Configure scripts for Xilinx devices updated. All of them require to update or1200_defines.v. The non-standard part uses now the variable $BOARD to print that this board require non-standard update of files. rfajardo 4731d 12h /minsoc/branches/rc-1.0
117 spartan3e_starter_kit designs require DUALPORT from or1200_defines.v to be active instead of GENERIC. rfajardo 4731d 13h /minsoc/branches/rc-1.0
116 Configure scripts were trying to copy/patch projects files before creating them. Ordering is correct now. rfajardo 4731d 13h /minsoc/branches/rc-1.0
115 configure.sh script dir aware.
minsoc-install.sh logging to script dir.
rfajardo 4731d 14h /minsoc/branches/rc-1.0
114 Installation and Configuration scripts can be run out of any directory.
They assume they are going to process the files and directories found in the directory they are run from.
rfajardo 4731d 14h /minsoc/branches/rc-1.0
113 minsoc-install.sh & minsoc-configure.sh:
-aware of location of configure.sh script
configure.sh:
-does not block on patch error

spartan3e_starter_kit & spartan3e_starter_kit_eth:
-or1200_defines.v updated

prj:
-src/blackboxes/or1200_top.v adjusted to or1200_rel1
-Makefile had a typo regarding altera vhdl files
rfajardo 4731d 15h /minsoc/branches/rc-1.0

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.