Rev |
Log message |
Author |
Age |
Path |
139 |
Creating a verilator branche. |
rfajardo |
4768d 14h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
124 |
Removing Verilog delays from minsoc_bench.v. minsoc_bench_defines.v defines now if uart or ethernet have to be tested. If yes, it checks the behavior of the enclosed firmwares. If not, simulation simply runs forever. |
rfajardo |
4788d 09h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
118 |
Configure scripts for Xilinx devices updated. All of them require to update or1200_defines.v. The non-standard part uses now the variable $BOARD to print that this board require non-standard update of files. |
rfajardo |
4794d 08h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
116 |
Configure scripts were trying to copy/patch projects files before creating them. Ordering is correct now. |
rfajardo |
4794d 10h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
109 |
Creating a branche for release candidate 1.0. |
rfajardo |
4795d 05h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
105 |
Updating configure scripts to copy Windows synthesis launch script setup.bat from either minsoc/syn/altera or minsoc/syn/xilinx to minsoc/syn. |
rfajardo |
4795d 15h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
97 |
As proposed by Javier Almansa automatically generated project files for simulation and synthesis are out of revision control. Instead, the backend configure scripts run the prj/Makefile now to generate the project files prior to configuration of SoC for a specific board. |
rfajardo |
4839d 15h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
88 |
Project structure, Xilinx Makefiles and simulation working. |
rfajardo |
4845d 07h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
86 |
Updating configure script messages. |
rfajardo |
4845d 09h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
85 |
Central project definition under prj. Synthesis and simulation take their project files from here. |
rfajardo |
4845d 09h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
80 |
Establishing a better Makefile system for firmwares. |
rfajardo |
4863d 13h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
70 |
Including a global timescale under minsoc/rtl/verilog to control simulation. It is under the implementation because the implementation files include it.
Removing timescale definition of minsoc_bench_defines.v files.
Creating a modelsim simulation directory. Everything is working under Linux. For Windows, run_sim.sh has to be changed:
-pli ../../bench/verilog/vpi/jp-io-vpi.so
to:
-pli ../../bench/verilog/vpi/jp-io-vpi.dll
These files have to be compiled/copied from minsoc/rtl/verilog/adv_debug_sys/Software/adv_jtag_bridge/sim_lib/modelsim_platform to minsoc/bench/verilog/vpi. |
rfajardo |
4964d 14h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
69 |
backend update:
-minsoc_bench_defines.v
-gcc-opt.mk
Both files should now be under minsoc/backend to proper system functionality.
backend subdirectories have been given those files. Configure script updated accordingly.
They are searched there from system scripts and Makefiles.
-sim/bin/minsoc_verilog_files.txt has the files for Icarus Verilog, minsoc_bench_defines.v is now referenced from backend directory.
-sw/support/Makefile.inc now references to gcc-opt.mk inside backend.
backend/spartan3e_starter_kit_eth:
-It is the system configuration for Spartan 3E Starter Kit with Ethernet. |
rfajardo |
4969d 06h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
68 |
Still one configuration mismatch on minsoc_defines.v:
-MEMORY_ADR_WIDTH now 15
-orp.ld is defined accordingly |
rfajardo |
4971d 10h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
67 |
Constraint file for backend spartan3a_dsp_kit.ucf was configured to include the STARTUP module.
This module is not enabled under the respective minsoc_defines.v. Thus, its pins had to be commented out. |
rfajardo |
4971d 10h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |
64 |
firmware makefiles:
-every firmware makefile has now complete dependency. This also includes dependency on files under minsoc/backend (target specific files). That means, that if some target specific header changes, the support library dependent on it will be compiled. That will always happen, even if you compile the uart firmware. In other words, if you want to use uart firmware, you can always simply compile uart by issuing make all. If anything has changed, backend files, support library, drivers, it will update everything for you.
-TODO: dependency can be automatic created by using make together with gcc. Use it instead of declaring all dependencies manually.
Makefile system for synthesis:
-the dependency for every implementation step has been checked and is working fine.
-Makefile plus support files have been moved to minsoc/syn/src
-make usage is still under syn through files generated by backend bashscripts
Backend:
-files under backend are target specific files used for the system to work
-firmware compilation
-system simulation
-system implementation
-This directory is populated by visiting one of its subdirectories and typing ./configure
backend/spartan3a_dsp_kit:
-working on FPGA
backend/spartan3e_starter_kit:
-has to be tested
backend/ml509:
-missing files have to be copied and adapted, configure script has to be copied and adapted
backend/std:
-include files necessary for firmware compilation and system configuration
-it does not include files for synthesis and is not synthesizable |
rfajardo |
4971d 13h |
/minsoc/branches/verilator/backend/spartan3a_dsp_kit/ |