OpenCores
URL https://opencores.org/ocsvn/minsoc/minsoc/trunk

Subversion Repositories minsoc

[/] [minsoc/] [tags/] [release-1.0/] [backend/] [altera_3c25_board/] [minsoc_bench_defines.v] - Rev 171

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
151 Creating tag release-1.0 from revision 150 of branches/rc-1.0. rfajardo 4525d 08h /minsoc/tags/release-1.0/backend/altera_3c25_board/minsoc_bench_defines.v
147 Updating minsoc_bench.v to correctly acquire uart data.

Uart drivers: when an end of line character was sent, the driver appended a carriage return to it. This is not necessary and has been removed.
-Eth and Uart firmwares also had a carriage return after the end of line, also removed.

Minsoc_bench_defines.v: Renaming VCD_OUTPUT define to WAVEFORM_OUTPUT

run_bench: selecting -lxt2 for waveform output format. This output format size is 10 times smaller than vcd.

minsoc-install.sh: lxt2 output format requires that Icarus Verilog be installed with zlib support. For that, we now check if zlib is supported on script run.
rfajardo 4530d 06h /minsoc/tags/release-1.0/backend/altera_3c25_board/minsoc_bench_defines.v
124 Removing Verilog delays from minsoc_bench.v. minsoc_bench_defines.v defines now if uart or ethernet have to be tested. If yes, it checks the behavior of the enclosed firmwares. If not, simulation simply runs forever. rfajardo 4551d 03h /minsoc/tags/release-1.0/backend/altera_3c25_board/minsoc_bench_defines.v
109 Creating a branche for release candidate 1.0. rfajardo 4557d 23h /minsoc/tags/release-1.0/backend/altera_3c25_board/minsoc_bench_defines.v
93 Support for Altera synthesis. It needs some tune, but it works fine javieralso 4606d 11h /minsoc/tags/release-1.0/backend/altera_3c25_board/minsoc_bench_defines.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.