Rev |
Log message |
Author |
Age |
Path |
25 |
first version of new pipeline design. allows for more flexibility in nr of stages.
does not support split pipeline support yet. currently only works for single pipeline |
JonasDC |
4354d 21h |
/ |
24 |
changed names of top-level module to mod_sim_exp_core |
JonasDC |
4358d 06h |
/ |
23 |
added descriptive comments |
JonasDC |
4358d 07h |
/ |
22 |
updated the systolic pipeline with descriptive signal names and comments |
JonasDC |
4361d 00h |
/ |
21 |
changed x_i signal to xi |
JonasDC |
4362d 08h |
/ |
20 |
added comments, changed signal name of x_reg_i to x_reg.
File is now according to OC design rules |
JonasDC |
4362d 08h |
/ |
19 |
updated files with descriptive comments
changed signal names and removed redundant signals in stepping_logic |
JonasDC |
4367d 03h |
/ |
18 |
updated stages with comments and renamed some signals for consistency |
JonasDC |
4368d 03h |
/ |
17 |
updated files with descriptive comments and removed unnecessary signals in standard stage. Files are now according to OC design rules |
JonasDC |
4368d 08h |
/ |
16 |
package with modified generic parameter for register_n |
JonasDC |
4368d 21h |
/ |
15 |
changed generic for register width from n to width for consistency |
JonasDC |
4368d 21h |
/ |
14 |
changed comments, file is now according to OC design rules |
JonasDC |
4368d 21h |
/ |
13 |
added some descriptive comments and added check for incorrect value's of width and block_width.
File is now according to OC design rules |
JonasDC |
4368d 22h |
/ |
12 |
updated comments, file is now completely according to design rules |
JonasDC |
4368d 22h |
/ |
11 |
simulation output folder |
JonasDC |
4369d 00h |
/ |
10 |
changed signal input port names to correct name |
JonasDC |
4369d 03h |
/ |
9 |
added descriptive comments, and renamed input mux_result from cell_1b_adder to b for a more generic multipurpose code
also renamed output s from n_adder to r, to keep same signal names |
JonasDC |
4369d 03h |
/ |
8 |
added descriptive comments |
JonasDC |
4369d 05h |
/ |
7 |
Modified the architecture, no longer uses Xilinx primitive, instead generic instantiation
added descriptive comments |
JonasDC |
4369d 05h |
/ |
6 |
Modified the architecture, no longer uses Xilinx primitive, instead generic instantiation
added descriptive comments |
JonasDC |
4369d 06h |
/ |
5 |
not needed on svn, is generated by testbench |
JonasDC |
4369d 06h |
/ |
4 |
Modified the architecture, no longer uses Xilinx primitive, instead generic instantiation
added descriptive comments |
JonasDC |
4369d 07h |
/ |
3 |
updated vhdl sources with new header according to OC design rules and formated code
added makefile and simulation input file for testbench simulation |
JonasDC |
4369d 21h |
/ |
2 |
First version of VHDL source(working), still contains xilinx primitives and needs to be updated to the OpenCores design rules.. |
JonasDC |
4374d 03h |
/ |
1 |
The project and the structure was created |
root |
4376d 03h |
/ |