OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] [mod_sim_exp/] [trunk/] - Rev 80

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
78 updated documentation with new RAM style information JonasDC 3611d 22h /mod_sim_exp/trunk/
77 found fault in code, now synthesizes normally JonasDC 3617d 20h /mod_sim_exp/trunk/
76 testbench update JonasDC 3620d 07h /mod_sim_exp/trunk/
75 made rw_address a vector of a fixed width JonasDC 3620d 07h /mod_sim_exp/trunk/
74 removed C_NR_OP and C_NR_M from the generic of mod_sim_exp_core and made them contstants, because currently no other values than 4 an 2 resp. are supported/can be implemented. JonasDC 3623d 03h /mod_sim_exp/trunk/
73 updated plb interface, mem_style and device generics added JonasDC 3624d 02h /mod_sim_exp/trunk/
72 deleted old resources JonasDC 3625d 02h /mod_sim_exp/trunk/
71 added synthesis report for altera and xilinx for the new ram.
added coregen sources for xilinx for primitive RAM
JonasDC 3625d 02h /mod_sim_exp/trunk/
70 updated testbench for use with new core parameters
updated makefile, added new sources
JonasDC 3625d 02h /mod_sim_exp/trunk/
69 big update, the mod_sim_exp core now has a selectable ram structure. a generic ram that should be usable in any fpga, a asymmetric ram that is usable for some devices of altera or xilinx and uses less resources. JonasDC 3625d 02h /mod_sim_exp/trunk/
67 added memory modules for modulus and operands for FPGA's that support asymmetric memory inferring. JonasDC 3625d 05h /mod_sim_exp/trunk/
66 added asymmetric ram structures to support a more performant ramstyle.
defined for xilinx and altera, not tested with other tools.
JonasDC 3625d 06h /mod_sim_exp/trunk/
65 updated plb interface, now modulus is selectable and, fifo depth is adjustable.
updated makefile with new sources and update component in package
JonasDC 3632d 21h /mod_sim_exp/trunk/
64 added synthesis reports of xilinx and altera JonasDC 3633d 03h /mod_sim_exp/trunk/
63 now using a generic description of the ram for the memory. the core now should synthesize for al fpga's, no device specific code anymore. tested and synthesizes for altera and xilinx JonasDC 3633d 03h /mod_sim_exp/trunk/
62 not used anymore JonasDC 3633d 06h /mod_sim_exp/trunk/
61 updated comments, added optional altera constraint JonasDC 3633d 06h /mod_sim_exp/trunk/
60 generic version of the fifo, not device specific anymore, uses dpram_generic
updated comments of RAM templates.
JonasDC 3635d 20h /mod_sim_exp/trunk/
59 added templates that correctly infer RAM, for dual port en true dual port RAM
added general functions file, (used in the two RAM templates)
JonasDC 3635d 20h /mod_sim_exp/trunk/
55 updated resource usage in comments JonasDC 3639d 20h /mod_sim_exp/trunk/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2023 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.