Rev |
Log message |
Author |
Age |
Path |
286 |
Added initial cut of a "universal" character LCD driver. Allows for adjustment of address setup, enable high, and cycle times. Also has built-in timers for handling timing on certain commands. |
jshamlet |
1381d 08h |
/open8_urisc/trunk/VHDL/ |
285 |
Added checksum byte to vector tx/rx to avoid issues with serial line noise glitching the receiver. Also modified the transmitted to take any generic argument, rather than canned arguments. |
jshamlet |
1388d 11h |
/open8_urisc/trunk/VHDL/ |
284 |
Corrected the vhdl unit name and description for o8_7seg.vhd |
jshamlet |
1501d 23h |
/open8_urisc/trunk/VHDL/ |
283 |
Altered SDLC bitclock check on TX to NOT block when tested by software, but to instead ignore packet write requests if BClk_Okay is low. This allows software to continue checking BClk_Okay in a polling loop. |
jshamlet |
1505d 10h |
/open8_urisc/trunk/VHDL/ |
282 |
Modified the SDLC core transmit states to have consistent naming. |
jshamlet |
1505d 10h |
/open8_urisc/trunk/VHDL/ |
281 |
Added pre-initialization to the dual-port RAM signals. |
jshamlet |
1505d 13h |
/open8_urisc/trunk/VHDL/ |
280 |
Got rid of silly aliases that connected the dual-port memory and the arbitration logic. |
jshamlet |
1505d 14h |
/open8_urisc/trunk/VHDL/ |
279 |
More comment cleanup |
jshamlet |
1506d 11h |
/open8_urisc/trunk/VHDL/ |
278 |
Flattened the SDLC interface to fewer files and eliminated the package file. |
jshamlet |
1507d 05h |
/open8_urisc/trunk/VHDL/ |
276 |
More comment fixes |
jshamlet |
1542d 07h |
/open8_urisc/trunk/VHDL/ |
275 |
Fixed a minor comment error. |
jshamlet |
1544d 01h |
/open8_urisc/trunk/VHDL/ |
274 |
Updated comments with more corrections |
jshamlet |
1544d 08h |
/open8_urisc/trunk/VHDL/ |
273 |
Updated comments with corrections |
jshamlet |
1544d 10h |
/open8_urisc/trunk/VHDL/ |
271 |
Removed deleted generic define. |
jshamlet |
1554d 10h |
/open8_urisc/trunk/VHDL/ |
270 |
Moved CPU internal constants to o8_cpu.vhd and replace the generic that set the RSP direction flag with a constant instead. This removes the need to expose internal architectural flags externally.
Also added a hard-coded version register that takes a major and minor value as bytes using generics. This is a read-only register to the CPU. |
jshamlet |
1554d 10h |
/open8_urisc/trunk/VHDL/ |
269 |
Modified the write data path to use separate enumerated states rather than reuse the .reg field to improve performance. |
jshamlet |
1556d 23h |
/open8_urisc/trunk/VHDL/ |
268 |
Added a 16-input external interrupt manager and dedicated SPI tx-only transmitter (for use with DACs, etc.). Also updated the soft-DACs with cleaned up HDL. |
jshamlet |
1557d 00h |
/open8_urisc/trunk/VHDL/ |
267 |
Corrected the file description to indicate this is an example package. |
jshamlet |
1557d 00h |
/open8_urisc/trunk/VHDL/ |
266 |
Accidentally uploaded incorrect example file for Open8_cfg.vhd |
jshamlet |
1557d 00h |
/open8_urisc/trunk/VHDL/ |
265 |
Fixed a bug where "reg" wasn't being initialized with Poly_Init at reset. |
jshamlet |
1649d 09h |
/open8_urisc/trunk/VHDL/ |
264 |
Updated comments |
jshamlet |
1659d 06h |
/open8_urisc/trunk/VHDL/ |
263 |
Fixed a very old bug in the CPU core where autoincrements weren't affecting the upper register in the pair, causing it to loop around the lower 256 bytes. This only affected LDX/LDO, as the proper ALU signals were being generated in STO/STX and UPP. Wow, that bug has been in there for AGES.
Also separated the SDLC TX and RX interrupts so that they could be handled separately. |
jshamlet |
1659d 06h |
/open8_urisc/trunk/VHDL/ |
262 |
Added comments to LCD controllers - specifically that reading either register 0 or 1 will return the ready status. This code was already present, but not mentioned in the register map. |
jshamlet |
1668d 10h |
/open8_urisc/trunk/VHDL/ |
261 |
Increased delay timer to 7 bits for button press detection. |
jshamlet |
1675d 10h |
/open8_urisc/trunk/VHDL/ |
260 |
Added missing comments for Sequential_Interrupts generic, as well as comments explaining portions of the CPU operations. |
jshamlet |
1688d 09h |
/open8_urisc/trunk/VHDL/ |
259 |
Fixed issue where Write_Fault wasn't defaulting to '0' when Write_Protect was set to FALSE,
Added a pulse interval measurement entity,
Fixed comments. |
jshamlet |
1688d 10h |
/open8_urisc/trunk/VHDL/ |
258 |
Fixed write bug in o8_ltc2355_2p.vhd, added a newer Open8_cfg.vhd, and the sys_tick.vhd utility entity. |
jshamlet |
1689d 08h |
/open8_urisc/trunk/VHDL/ |
257 |
Fixed misnamed signal in o8_7seg.vhd and added a replacement switch interface that handles both static and pushbutton switches. |
jshamlet |
1689d 09h |
/open8_urisc/trunk/VHDL/ |
256 |
Removed unused generic from the status_led.vhd and cleaned up comments on the CPU |
jshamlet |
1689d 10h |
/open8_urisc/trunk/VHDL/ |
255 |
Modified code to make ModelSim happy (It didn't like the generate blocks for some reason). Also added a block describing the new generic. |
jshamlet |
1689d 14h |
/open8_urisc/trunk/VHDL/ |