Rev |
Log message |
Author |
Age |
Path |
468 |
ORPSoC update:
Added USER_ELF and USER_VMEM options to reference design simulation scripts.
Changed use of absolute BOARD_PATH variable to simply BOARD relative to board path
ML501's board.h bootrom default now boot from SPI |
julius |
5145d 09h |
/openrisc/trunk/orpsocv2/boards/ |
449 |
ORPSoC - or1200_monitor.v additions enabling new experimental execution checks.
Replace use of "clean-all" with "distclean" as make rule to clean things. |
julius |
5171d 23h |
/openrisc/trunk/orpsocv2/boards/ |
439 |
ORPSoC update
Ethernet MAC synthesis issues with Actel Synplify D-2009.12A
Ethernet MAC FIFO synthesis issues with Xilinx XST
Multiply/divide tests for to run on target.
Added third interface to ram_wb module, changed reference design RAM to ram_wb
wrapper. Updated verilog and system C monitor modules accordingly.
Added ability to use ram_wb as internal memory on ML501 design.
Fixed ethernet MAC tests for ML501. |
julius |
5179d 03h |
/openrisc/trunk/orpsocv2/boards/ |
435 |
ORPSoC updates
OR1200 multiply/MAC/division unit update with serial multiply and
divide options. Full divide not synthesizable yet.
New software tests of multiply and divide functionality. |
julius |
5185d 18h |
/openrisc/trunk/orpsocv2/boards/ |
426 |
ORPSoC update
Reverted back to previous OR1200 instruction cache.
(...which...)
Fixed or1200-except test failure on generic model.
ML501 build not passing or1200-except test. Tried disabling
burst on the bus (memory server doesn't support it yet) to
no avail. To be continued... |
julius |
5198d 18h |
/openrisc/trunk/orpsocv2/boards/ |
425 |
ORPSoC update:
GDB servers in VPI and System C model updated to deal with
packets gdb-7.2 sends.
Documentation updated.
Reference design tests can now be run in or1ksim (added rule
to sim/bin/Makefile). or1200-except doesn't appear to work
as illegal instruction error isn't causing jump to vector.
Updated Or1200 tests to report test success value and then
exit with value 0. |
julius |
5198d 19h |
/openrisc/trunk/orpsocv2/boards/ |
415 |
ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash. |
julius |
5207d 04h |
/openrisc/trunk/orpsocv2/boards/ |
412 |
ORPSoC update - Rearranged Xilinx ML501, simulations working again. |
julius |
5210d 17h |
/openrisc/trunk/orpsocv2/boards/ |
411 |
Improved ethmac testbench and software.
Renamed some OR1200 library functions to be more generic.
Fixed bug with versatile_mem_ctrl for Actel board.
Added ability to simulate gatelevel modules alongside RTL modules
in board build. |
julius |
5211d 05h |
/openrisc/trunk/orpsocv2/boards/ |
409 |
ORPSoC: Renamed eth core to ethmac (correct name), added drivers for it.
Updated ethernet MAC's instantiation in ORDB1A3PE1500 board build.
Updated documentation. |
julius |
5212d 05h |
/openrisc/trunk/orpsocv2/boards/ |
408 |
ORPSoC update - adding support for ORSoC development board, many changes, documentation update, too. |
julius |
5212d 17h |
/openrisc/trunk/orpsocv2/boards/ |
360 |
First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken |
julius |
5266d 01h |
/openrisc/trunk/orpsocv2/boards/ |
71 |
ORPSoC board builds, adding readmes |
julius |
5465d 09h |
/openrisc/trunk/orpsocv2/boards/ |
69 |
ORPSoC xilinx ml501 board update - added ethernet eupport and software test |
julius |
5469d 15h |
/openrisc/trunk/orpsocv2/boards/ |
67 |
New synthesizable builds of ORPSoC - first for the Xilinx ML501 Virtex 5 board, with working Xilinx MIG DDR2 Controller - added new pad option to bin2vmem, moved spi controller from or1k_startup module to its own directory |
julius |
5472d 09h |
/openrisc/trunk/orpsocv2/boards/ |