OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] - Rev 486

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
466 ORPSoC updates:
Add new test to determine processor's capabilities.
Fix up typo in example in spiflash app README
julius 5272d 04h /
465 ORPSoC SPI flash load Makefile and README updates. julius 5272d 18h /
464 More ORPmon updates. julius 5272d 19h /
463 ORPmon update julius 5272d 21h /
462 ORPSoC SystemC wrapper updates, monitor output more similar to or1ksim.

RAM models updated.
julius 5273d 02h /
461 Updated to be much stricter about usage. jeremybennett 5274d 22h /
460 Merged in changes from Jeremy to Ethernet, updated documentation of tests, added l.nop 8 and l.nop 9 opcodes to turn tracing on and off. Updated documentation to cover l.nop opcodes. jeremybennett 5274d 23h /
459 Add option to bld-all.sh to explicitly set control load of make, and fix typos. julius 5275d 05h /
458 or1ksim testsuite updates julius 5276d 03h /
457 or1ksim - couple of ethernet peripheral updates, fixup of ethernet regression test so all tests pass again. julius 5284d 18h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.