OpenCores
URL https://opencores.org/ocsvn/s1_core/s1_core/trunk

Subversion Repositories s1_core

[/] [s1_core/] [trunk/] [hdl/] [rtl/] - Rev 75

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
75 Changed preprocessing for DC synthesis fafa1971 6150d 19h /s1_core/trunk/hdl/rtl/
73 New version of scripts for DC and to compile boot code fafa1971 6150d 20h /s1_core/trunk/hdl/rtl/
58 These were only symbolic links to remember where such these things were defined fafa1971 6213d 10h /s1_core/trunk/hdl/rtl/
53 Removed from CVS tree because header file preprocessing is done elsewhere fafa1971 6213d 11h /s1_core/trunk/hdl/rtl/
52 Updated SPARC Core files from OpenSPARC T1 version 1.4 to version 1.5 fafa1971 6213d 11h /s1_core/trunk/hdl/rtl/
51 User Chris "gaterocket" corrected a couple of errors for FPGA boards: blocking assignments and two uninitialized variables. fafa1971 6299d 11h /s1_core/trunk/hdl/rtl/
46 Fresh version from OpenSPARC 1.4 and Icarus define preprocessing fafa1971 6364d 09h /s1_core/trunk/hdl/rtl/
45 I'm going to remove original OpenSPARC 1.4 files so that I can insert again
the ones with Icarus Verilog preprocessor already applied by update_sparccore
(it seems that Xilinx's XST does NOT support defines at compile time)
fafa1971 6364d 09h /s1_core/trunk/hdl/rtl/
44 Embedded `defines into Verilog source since did not find command line option for XST fafa1971 6365d 08h /s1_core/trunk/hdl/rtl/
39 Empty modules for cacheless Simply RISC S1 Core fafa1971 6365d 08h /s1_core/trunk/hdl/rtl/
24 Fresh files taken from most recent OpenSPARC 1.4. fafa1971 6379d 10h /s1_core/trunk/hdl/rtl/
23 Fresh file taken from the most recent OpenSPARC 1.4. fafa1971 6379d 10h /s1_core/trunk/hdl/rtl/
22 Removed files of OpenSPARC 1.3 to later add the 1.4 ones. fafa1971 6379d 11h /s1_core/trunk/hdl/rtl/
21 Removed files of OpenSPARC 1.3 to later add version 1.4 ones. fafa1971 6379d 11h /s1_core/trunk/hdl/rtl/
20 Removed all the files of OpenSPARC 1.3 to later add the 1.4 ones. fafa1971 6379d 11h /s1_core/trunk/hdl/rtl/
19 *** empty log message *** fafa1971 6379d 11h /s1_core/trunk/hdl/rtl/
12 Updated the PCX/CPX fields description with all the info required for debugging. fafa1971 6440d 06h /s1_core/trunk/hdl/rtl/
11 Corrected the bug about the packet format, now we are near to perfection... fafa1971 6440d 10h /s1_core/trunk/hdl/rtl/
9 First release. fafa1971 6461d 07h /s1_core/trunk/hdl/rtl/
6 First version (from OpenSPARC 1.1.3). fafa1971 6461d 07h /s1_core/trunk/hdl/rtl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.