OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] [sdr_ctrl/] [trunk/] [verif/] [log/] [top_sdr32_sim.log] - Rev 65

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
65 Updated Log file with CAS latency support 4,5 dinesha 4497d 09h /sdr_ctrl/trunk/verif/log/top_sdr32_sim.log
56 FPGA Synth optimisation dinesha 4617d 00h /sdr_ctrl/trunk/verif/log/top_sdr32_sim.log
53 Test bench upgradation dinesha 4620d 23h /sdr_ctrl/trunk/verif/log/top_sdr32_sim.log
48 top-level cleanup dinesha 4624d 02h /sdr_ctrl/trunk/verif/log/top_sdr32_sim.log
46 test bench upgrade + rtl cleanup dinesha 4626d 03h /sdr_ctrl/trunk/verif/log/top_sdr32_sim.log
45 RTL clean up and logic seperation done from sdram bus converter and request generator dinesha 4626d 07h /sdr_ctrl/trunk/verif/log/top_sdr32_sim.log
43 Test bench automation to handle differ write/read burst sequence is supported now dinesha 4628d 07h /sdr_ctrl/trunk/verif/log/top_sdr32_sim.log
39 Test Bench upgradation with bigger data burst size dinesha 4629d 02h /sdr_ctrl/trunk/verif/log/top_sdr32_sim.log
37 SDRAM dq and sdram pad clock are termindated inside the top rtl files dinesha 4630d 08h /sdr_ctrl/trunk/verif/log/top_sdr32_sim.log
28 SDRAM top and SDRAM Core Golden files are added into SVN dinesha 4633d 01h /sdr_ctrl/trunk/verif/log/top_sdr32_sim.log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.