OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] [sdr_ctrl/] [trunk/] [verif/] [tb/] [tb_core.sv] - Rev 68

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
68 SDRAM Address bit increased from 12 bit to 13 bit dinesha 3989d 11h /sdr_ctrl/trunk/verif/tb/tb_core.sv
56 FPGA Synth optimisation dinesha 4427d 09h /sdr_ctrl/trunk/verif/tb/tb_core.sv
53 Test bench upgradation dinesha 4431d 07h /sdr_ctrl/trunk/verif/tb/tb_core.sv
49 clean up dinesha 4434d 11h /sdr_ctrl/trunk/verif/tb/tb_core.sv
48 top-level cleanup dinesha 4434d 11h /sdr_ctrl/trunk/verif/tb/tb_core.sv
46 test bench upgrade + rtl cleanup dinesha 4436d 12h /sdr_ctrl/trunk/verif/tb/tb_core.sv
45 RTL clean up and logic seperation done from sdram bus converter and request generator dinesha 4436d 16h /sdr_ctrl/trunk/verif/tb/tb_core.sv
44 SDRAM data path logic is modified to support 4 command line pipe line of different bank dinesha 4438d 14h /sdr_ctrl/trunk/verif/tb/tb_core.sv
43 Test bench automation to handle differ write/read burst sequence is supported now dinesha 4438d 16h /sdr_ctrl/trunk/verif/tb/tb_core.sv
30 test bench file for integrated SDRAM controller with wish bone and Standalone SDRAM controller test bench are added into SVN dinesha 4443d 09h /sdr_ctrl/trunk/verif/tb/tb_core.sv

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.