OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] [sdr_ctrl/] [trunk] - Rev 70

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
70 Warning Cleanup dinesha 4352d 21h /sdr_ctrl/trunk
69 SDRAM address bit increased from 12 bit to 13 bit dinesha 4352d 22h /sdr_ctrl/trunk
68 SDRAM Address bit increased from 12 bit to 13 bit dinesha 4352d 22h /sdr_ctrl/trunk
67 time scale removed dinesha 4422d 21h /sdr_ctrl/trunk
66 dwm tw, bl paramter are passed on the wb2sdrc module dinesha 4670d 21h /sdr_ctrl/trunk
65 Updated Log file with CAS latency support 4,5 dinesha 4671d 05h /sdr_ctrl/trunk
64 CAS Latency support added for 4,5 dinesha 4671d 05h /sdr_ctrl/trunk
63 FPGA Bench mark results are added dinesha 4790d 04h /sdr_ctrl/trunk
62 Synthesis constraint for simplify dinesha 4790d 04h /sdr_ctrl/trunk
61 RTL file list are added into SVN dinesha 4790d 05h /sdr_ctrl/trunk
60 warning cleanup dinesha 4790d 05h /sdr_ctrl/trunk
59 Control path request and data are register now for better FPGA timing dinesha 4790d 05h /sdr_ctrl/trunk
58 Read Data is register on RD_FAST=0 case dinesha 4790d 05h /sdr_ctrl/trunk
57 Synthesis constraints are added dinesha 4790d 20h /sdr_ctrl/trunk
56 FPGA Synth optimisation dinesha 4790d 21h /sdr_ctrl/trunk
55 FPGA Synthesis timing optimisation dinesha 4790d 21h /sdr_ctrl/trunk
54 FPGA Timing Optimisation dinesha 4793d 19h /sdr_ctrl/trunk
53 Test bench upgradation dinesha 4794d 19h /sdr_ctrl/trunk
52 Documentation update for request control and transfer control block dinesha 4794d 19h /sdr_ctrl/trunk
51 FPGA relating timing optimisation done dinesha 4794d 19h /sdr_ctrl/trunk

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.