OpenCores
URL https://opencores.org/ocsvn/spi_master_slave/spi_master_slave/trunk

Subversion Repositories spi_master_slave

[/] [spi_master_slave/] [trunk/] - Rev 4

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
4 v0.97.0068 - streamlined resets and clock enables to reduce area
v0.97.0075 - redesigned parallel interfaces, with pipelined data transport for async clock domains
v0.97.0083 - fixed bug "CPHA effect": redesigned SCK output circuit
v0.97.0086 - removed master MISO input register: got 33MHz.
jdoin 4924d 18h /spi_master_slave/trunk/
3 - fixed fsm async glitches at state changes
- changed async clears to sync resets
- improved idle state logic for parallel interface
- added cross-clock register buffers
- exposed internal state and nets for debug
jdoin 4933d 16h /spi_master_slave/trunk/
2 v0.95.0050 - Master/Slave loopback verified at 25MHz. jdoin 4941d 22h /spi_master_slave/trunk/
1 The project and the structure was created root 4955d 16h /spi_master_slave/trunk/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.