OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] - Rev 43

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
43 added logic for parity generation and check unneback 4826d 02h /
42 updated mux_andor unneback 4830d 01h /
41 typo in registers.v unneback 4830d 03h /
40 new build environment with custom.v added as a result file unneback 4830d 03h /
39 added simple port prio based wb arbiter unneback 4831d 00h /
38 updated andor mux unneback 4831d 00h /
37 corrected polynom with length 20 unneback 4836d 21h /
36 added generic andor_mux unneback 4838d 05h /
35 added vl_mux2_andor and vl_mux3_andor localparam unneback 4838d 16h /
34 added vl_mux2_andor and vl_mux3_andor unneback 4838d 16h /
33 updated wb3wb3_bridge unneback 4851d 18h /
32 added vl_pll for ALTERA (cycloneIII) unneback 4859d 04h /
31 sync FIFO updated unneback 4879d 00h /
30 updated counter for level1 and level2 function unneback 4879d 00h /
29 updated counter for level1 and level2 function unneback 4879d 00h /
28 added sync simplex FIFO unneback 4880d 01h /
27 added sync simplex FIFO unneback 4880d 01h /
26 typo in sync FIFO, added cnt_lfsr_ce_q cnt_lfsr_ce_clear_q unneback 4880d 03h /
25 added sync FIFO unneback 4880d 16h /
24 added vl_dff_ce_set unneback 4882d 00h /
23 fixed port map error in async fifo 1r1w unneback 4882d 15h /
22 added binary counters unneback 4882d 20h /
21 reg -> wire in and or mux in logic unneback 4883d 16h /
20 naming convention vl_ unneback 4885d 03h /
19 naming convention vl_ unneback 4885d 03h /
18 naming convention vl_ unneback 4885d 03h /
17 unneback 4948d 16h /
16 converting utility for ROM unneback 4949d 04h /
15 added delay line unneback 4955d 00h /
14 reg -> wire for various signals unneback 4955d 05h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.