OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] - Rev 51

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
51 added WB_B4RAM with byte enable unneback 4708d 22h /
50 added WB_B4RAM with byte enable unneback 4708d 22h /
49 added WB_B4RAM with byte enable unneback 4708d 22h /
48 wb updated unneback 4715d 16h /
47 added help program for LFSR counters unneback 4810d 19h /
46 updated parity unneback 4811d 21h /
45 updated timing in io models unneback 4813d 15h /
44 added target independet IO functionns unneback 4816d 15h /
43 added logic for parity generation and check unneback 4820d 18h /
42 updated mux_andor unneback 4824d 18h /
41 typo in registers.v unneback 4824d 19h /
40 new build environment with custom.v added as a result file unneback 4824d 20h /
39 added simple port prio based wb arbiter unneback 4825d 16h /
38 updated andor mux unneback 4825d 17h /
37 corrected polynom with length 20 unneback 4831d 13h /
36 added generic andor_mux unneback 4832d 21h /
35 added vl_mux2_andor and vl_mux3_andor localparam unneback 4833d 09h /
34 added vl_mux2_andor and vl_mux3_andor unneback 4833d 09h /
33 updated wb3wb3_bridge unneback 4846d 11h /
32 added vl_pll for ALTERA (cycloneIII) unneback 4853d 21h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.