Subversion Repositories zipcpu

[/] - Rev 209


Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
209 8b bytes, + formal verification throughout + dcache dgisselq 1237d 19h /
208 Add install and readme files, updated testb to capture initial variable status in Verilator dgisselq 1958d 07h /
207 Updated the ELF support, and divide test-bench. dgisselq 1958d 07h /
206 Updated assembler, fixes several bugs, adds better bug detection and reporting (fixes some segfaults on bugs) dgisselq 1958d 07h /
205 Updating core to current/best version, to include dblfetch support and full CIS support dgisselq 1958d 07h /
204 Added the two simulators back into the SVN repository dgisselq 1977d 02h /
203 Removed the (now unused) old GCC compiler, v5.3.0 dgisselq 1977d 02h /
202 Additional ZipCPU changes associated w 8b upgrade dgisselq 1977d 03h /
201 RTL files for the 8-bit capable ZipCPU. dgisselq 1977d 04h /
200 Lots of GCC bugs fixed, some new features added, longs should work now. The
build scripts have also been updated and simplified.
dgisselq 2076d 11h /
199 Massive specification rewrite, brings it up to date with the current ZipCPU
state. This does not reflect any major change to the CPU.
dgisselq 2102d 00h /
198 Added a copyright notice. dgisselq 2103d 04h /
197 Added a new multiply testbench. Other changes were necessary to follow. dgisselq 2103d 04h /
196 Updated internal documentation. dgisselq 2103d 04h /
195 Adds a new mode that can handle a delayed stall signal. dgisselq 2103d 04h /
194 Cleaned up some parameters, trying to create more consistency. dgisselq 2103d 04h /
193 These changes make it so the ALU multiplies pass a test-bench. dgisselq 2103d 04h /
192 Fixed a bug with constant alignment in the assembler. dgisselq 2103d 04h /
191 Updated toolchain, more information on the example debugger. dgisselq 2118d 07h /
190 Added the copyright statement back in. dgisselq 2119d 23h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2022, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.