OpenCores
URL https://opencores.org/ocsvn/spi_master_slave/spi_master_slave/trunk

Subversion Repositories spi_master_slave

[/] - Rev 5

Rev

Directory listing | View Log | Compare with Previous | RSS feed

Last modification

  • Rev 5, 2011-07-11 05:53:28 GMT
  • Author: jdoin
  • Log message:
    Changed clocking to use a single high-speed clock for the whole core, using clock enables to control slower timing.
    Added SPI line clock divider from high-speed system clock.
    Added pipeline delay logic to sync phase of SCK and MOSI, enabling very high operating frequencies.
    Verified in silicon for SCK and MOSI at 50MHz, with very robust operation.

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.