OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Error creating feed file, please check write permissions.
ethmac WebSVN RSS feed - ethmac https://opencores.org/websvn//websvn/listing?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F& Fri, 29 Mar 2024 09:40:16 +0100 FeedCreator 1.7.2 ... https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=338 <div><strong>Rev 338 - root</strong> (2 file(s) modified)</div><div>...</div>- /ethernet<br />+ /ethmac<br /> root Tue, 05 May 2009 15:18:25 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=338 New directory structure. https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=335 <div><strong>Rev 335 - root</strong> (8 file(s) modified)</div><div>New directory structure.</div>- /branches<br />+ /ethernet<br />+ /ethernet/branches<br />+ /ethernet/tags<br />+ /ethernet/trunk<br />+ /ethernet/web_uploads<br />- /tags<br />- /trunk<br /> root Mon, 09 Mar 2009 10:03:10 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=335 This commit was manufactured by cvs2svn to create tag 'rel_6'. https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=222 <div><strong>Rev 222 - </strong> (5 file(s) modified)</div><div>This commit was manufactured by cvs2svn to create tag 'rel_6'.</div>+ /tags/rel_6<br />- /tags/rel_6/bench<br />- /tags/rel_6/doc<br />- /tags/rel_6/README.txt<br />- /tags/rel_6/sim<br /> Mon, 14 Oct 2002 16:07:03 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=222 TxStatus is written after last access to the TX fifo ... https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=221 <div><strong>Rev 221 - mohor</strong> (1 file(s) modified)</div><div>TxStatus is written after last access to the TX fifo ...</div>~ /trunk/rtl/verilog/eth_wishbone.v<br /> mohor Mon, 14 Oct 2002 16:07:02 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=221 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v ... https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=219 <div><strong>Rev 219 - mohor</strong> (1 file(s) modified)</div><div>txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v ...</div>~ /trunk/rtl/verilog/eth_wishbone.v<br /> mohor Fri, 11 Oct 2002 15:35:20 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=219 Typo error fixed. (When using Bist) https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=218 <div><strong>Rev 218 - mohor</strong> (1 file(s) modified)</div><div>Typo error fixed. (When using Bist)</div>~ /trunk/rtl/verilog/eth_top.v<br /> mohor Fri, 11 Oct 2002 13:36:58 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=218 Signals for WISHBONE B3 compliant interface added. https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=214 <div><strong>Rev 214 - mohor</strong> (1 file(s) modified)</div><div>Signals for WISHBONE B3 compliant interface added.</div>~ /trunk/rtl/verilog/eth_top.v<br /> mohor Thu, 10 Oct 2002 16:49:50 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=214 Defines changed to have ETH_ prolog. ETH_WISHBONE_B# define added. https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=213 <div><strong>Rev 213 - mohor</strong> (1 file(s) modified)</div><div>Defines changed to have ETH_ prolog.<br /> ETH_WISHBONE_B# define added.</div>~ /trunk/rtl/verilog/eth_defines.v<br /> mohor Thu, 10 Oct 2002 16:47:44 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=213 Minor $display change. https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=212 <div><strong>Rev 212 - mohor</strong> (1 file(s) modified)</div><div>Minor $display change.</div>~ /trunk/rtl/verilog/eth_cop.v<br /> mohor Thu, 10 Oct 2002 16:43:59 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=212 Bist added. https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=211 <div><strong>Rev 211 - mohor</strong> (1 file(s) modified)</div><div>Bist added.</div>~ /trunk/rtl/verilog/eth_defines.v<br /> mohor Thu, 10 Oct 2002 16:33:11 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=211 BIST added. https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=210 <div><strong>Rev 210 - mohor</strong> (3 file(s) modified)</div><div>BIST added.</div>~ /trunk/rtl/verilog/eth_spram_256x32.v<br />~ /trunk/rtl/verilog/eth_top.v<br />~ /trunk/rtl/verilog/eth_wishbone.v<br /> mohor Thu, 10 Oct 2002 16:29:30 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=210 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=204 <div><strong>Rev 204 - mohor</strong> (1 file(s) modified)</div><div>ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation).</div>~ /trunk/rtl/verilog/eth_spram_256x32.v<br /> mohor Mon, 23 Sep 2002 18:24:31 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=204 Virtual Silicon RAM might be used in the ASIC implementation ... https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=203 <div><strong>Rev 203 - mohor</strong> (1 file(s) modified)</div><div>Virtual Silicon RAM might be used in the ASIC implementation ...</div>~ /trunk/rtl/verilog/eth_defines.v<br /> mohor Mon, 23 Sep 2002 18:22:48 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=203 CsMiss added. When address between 0x800 and 0xfff is accessed ... https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=202 <div><strong>Rev 202 - mohor</strong> (1 file(s) modified)</div><div>CsMiss added. When address between 0x800 and 0xfff is accessed ...</div>~ /trunk/rtl/verilog/eth_top.v<br /> mohor Fri, 20 Sep 2002 17:12:58 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=202 CarrierSenseLost bug fixed when operating in full duplex mode. https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=168 <div><strong>Rev 168 - mohor</strong> (3 file(s) modified)</div><div>CarrierSenseLost bug fixed when operating in full duplex mode.</div>+ /trunk/rtl/verilog/BUGS<br />~ /trunk/rtl/verilog/eth_macstatus.v<br />~ /trunk/rtl/verilog/eth_top.v<br /> mohor Thu, 12 Sep 2002 14:50:17 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=168 Sometimes both RxB_IRQ and RxE_IRQ were activated. Bug fixed. https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=167 <div><strong>Rev 167 - mohor</strong> (1 file(s) modified)</div><div>Sometimes both RxB_IRQ and RxE_IRQ were activated. Bug fixed.</div>~ /trunk/rtl/verilog/eth_wishbone.v<br /> mohor Wed, 11 Sep 2002 14:18:46 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=167 Reception is possible after RxPointer is read and not after ... https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=166 <div><strong>Rev 166 - mohor</strong> (1 file(s) modified)</div><div>Reception is possible after RxPointer is read and not after ...</div>~ /trunk/rtl/verilog/eth_wishbone.v<br /> mohor Tue, 10 Sep 2002 13:48:46 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=166 HASH improvement needed. https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=165 <div><strong>Rev 165 - mohor</strong> (1 file(s) modified)</div><div>HASH improvement needed.</div>+ /trunk/rtl/verilog/TODO<br /> mohor Tue, 10 Sep 2002 10:42:06 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=165 Ethernet debug registers removed. https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=164 <div><strong>Rev 164 - mohor</strong> (3 file(s) modified)</div><div>Ethernet debug registers removed.</div>~ /trunk/rtl/verilog/eth_registers.v<br />~ /trunk/rtl/verilog/eth_top.v<br />~ /trunk/rtl/verilog/eth_wishbone.v<br /> mohor Tue, 10 Sep 2002 10:35:23 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=164 Error acknowledge is generated when accessing BDs and RST bit ... https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=161 <div><strong>Rev 161 - mohor</strong> (1 file(s) modified)</div><div>Error acknowledge is generated when accessing BDs and RST bit ...</div>~ /trunk/rtl/verilog/eth_top.v<br /> mohor Mon, 09 Sep 2002 13:03:13 +0100 https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftags%2Frel_6%2Frtl%2Fverilog%2F&rev=161
© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.