URL
https://opencores.org/ocsvn/ethmac/ethmac/trunk
Error creating feed file, please check write permissions.
ethmac
WebSVN RSS feed - ethmac
https://opencores.org/websvn//websvn/listing?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2Feth_macstatus.v&
Fri, 29 Mar 2024 00:28:52 +0100
FeedCreator 1.7.2
-
...
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=338
<div><strong>Rev 338 - root</strong> (2 file(s) modified)</div><div>...</div>- /ethernet<br />+ /ethmac<br />
root
Tue, 05 May 2009 15:18:25 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=338
-
New directory structure.
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=335
<div><strong>Rev 335 - root</strong> (8 file(s) modified)</div><div>New directory structure.</div>- /branches<br />+ /ethernet<br />+ /ethernet/branches<br />+ /ethernet/tags<br />+ /ethernet/trunk<br />+ /ethernet/web_uploads<br />- /tags<br />- /trunk<br />
root
Mon, 09 Mar 2009 10:03:10 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=335
-
Some small fixes + some troubles fixed.
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=333
<div><strong>Rev 333 - igorm</strong> (5 file(s) modified)</div><div>Some small fixes + some troubles fixed.</div>~ /trunk/rtl/verilog/eth_macstatus.v<br />~ /trunk/rtl/verilog/eth_miim.v<br />~ /trunk/rtl/verilog/eth_registers.v<br />~ /trunk/rtl/verilog/eth_top.v<br />~ /trunk/rtl/verilog/eth_wishbone.v<br />
igorm
Mon, 21 Mar 2005 20:07:18 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=333
-
Defer indication fixed.
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=325
<div><strong>Rev 325 - igorm</strong> (1 file(s) modified)</div><div>Defer indication fixed.</div>~ /trunk/rtl/verilog/eth_macstatus.v<br />
igorm
Mon, 21 Feb 2005 10:42:11 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=325
-
Defer indication changed.
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=276
<div><strong>Rev 276 - tadejm</strong> (3 file(s) modified)</div><div>Defer indication changed.</div>~ /trunk/rtl/verilog/eth_macstatus.v<br />~ /trunk/rtl/verilog/eth_top.v<br />~ /trunk/rtl/verilog/eth_txstatem.v<br />
tadejm
Thu, 30 Jan 2003 13:30:22 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=276
-
Rx Flow control fixed. CF flag added to the RX ...
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=261
<div><strong>Rev 261 - mohor</strong> (8 file(s) modified)</div><div>Rx Flow control fixed. CF flag added to the RX ...</div>~ /trunk/rtl/verilog/eth_maccontrol.v<br />~ /trunk/rtl/verilog/eth_macstatus.v<br />~ /trunk/rtl/verilog/eth_receivecontrol.v<br />~ /trunk/rtl/verilog/eth_registers.v<br />~ /trunk/rtl/verilog/eth_rxaddrcheck.v<br />~ /trunk/rtl/verilog/eth_rxethmac.v<br />~ /trunk/rtl/verilog/eth_top.v<br />~ /trunk/rtl/verilog/eth_wishbone.v<br />
mohor
Fri, 22 Nov 2002 01:57:06 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=261
-
Late collision is reported only when not in the full ...
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=242
<div><strong>Rev 242 - tadejm</strong> (1 file(s) modified)</div><div>Late collision is reported only when not in the full ...</div>~ /trunk/rtl/verilog/eth_macstatus.v<br />
tadejm
Wed, 13 Nov 2002 22:30:58 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=242
-
CarrierSenseLost bug fixed when operating in full duplex mode.
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=168
<div><strong>Rev 168 - mohor</strong> (3 file(s) modified)</div><div>CarrierSenseLost bug fixed when operating in full duplex mode.</div>+ /trunk/rtl/verilog/BUGS<br />~ /trunk/rtl/verilog/eth_macstatus.v<br />~ /trunk/rtl/verilog/eth_top.v<br />
mohor
Thu, 12 Sep 2002 14:50:17 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=168
-
CarrierSenseLost status is not set when working in loopback mode.
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=146
<div><strong>Rev 146 - mohor</strong> (1 file(s) modified)</div><div>CarrierSenseLost status is not set when working in loopback mode.</div>~ /trunk/rtl/verilog/eth_macstatus.v<br />
mohor
Wed, 04 Sep 2002 18:38:03 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=146
-
InvalidSymbol generation changed.
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=126
<div><strong>Rev 126 - mohor</strong> (1 file(s) modified)</div><div>InvalidSymbol generation changed.</div>~ /trunk/rtl/verilog/eth_macstatus.v<br />
mohor
Thu, 25 Jul 2002 18:17:46 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=126
-
Short frame and ReceivedLengthOK were not detected correctly.
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=101
<div><strong>Rev 101 - mohor</strong> (1 file(s) modified)</div><div>Short frame and ReceivedLengthOK were not detected correctly.</div>~ /trunk/rtl/verilog/eth_macstatus.v<br />
mohor
Mon, 22 Apr 2002 13:51:44 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=101
-
Small fixes.
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=70
<div><strong>Rev 70 - mohor</strong> (2 file(s) modified)</div><div>Small fixes.</div>~ /trunk/rtl/verilog/eth_macstatus.v<br />~ /trunk/rtl/verilog/eth_top.v<br />
mohor
Mon, 18 Feb 2002 10:40:17 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=70
-
Status was not written correctly when frames were discarted because ...
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=64
<div><strong>Rev 64 - mohor</strong> (2 file(s) modified)</div><div>Status was not written correctly when frames were discarted because ...</div>~ /trunk/rtl/verilog/eth_macstatus.v<br />~ /trunk/rtl/verilog/eth_wishbone.v<br />
mohor
Fri, 15 Feb 2002 17:07:39 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=64
-
Tx status is written back to the BD.
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=43
<div><strong>Rev 43 - mohor</strong> (5 file(s) modified)</div><div>Tx status is written back to the BD.</div>~ /trunk/rtl/verilog/eth_macstatus.v<br />~ /trunk/rtl/verilog/eth_top.v<br />~ /trunk/rtl/verilog/eth_txethmac.v<br />~ /trunk/rtl/verilog/eth_wishbone.v<br />~ /trunk/rtl/verilog/eth_wishbonedma.v<br />
mohor
Mon, 11 Feb 2002 09:18:22 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=43
-
Rx status is written back to the BD.
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=42
<div><strong>Rev 42 - mohor</strong> (5 file(s) modified)</div><div>Rx status is written back to the BD.</div>~ /trunk/rtl/verilog/eth_defines.v<br />~ /trunk/rtl/verilog/eth_macstatus.v<br />~ /trunk/rtl/verilog/eth_top.v<br />~ /trunk/rtl/verilog/eth_wishbone.v<br />~ /trunk/rtl/verilog/eth_wishbonedma.v<br />
mohor
Fri, 08 Feb 2002 16:21:54 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=42
-
Link in the header changed.
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=37
<div><strong>Rev 37 - mohor</strong> (23 file(s) modified)</div><div>Link in the header changed.</div>~ /trunk/rtl/verilog/eth_clockgen.v<br />~ /trunk/rtl/verilog/eth_crc.v<br />~ /trunk/rtl/verilog/eth_defines.v<br />~ /trunk/rtl/verilog/eth_maccontrol.v<br />~ /trunk/rtl/verilog/eth_macstatus.v<br />~ /trunk/rtl/verilog/eth_miim.v<br />~ /trunk/rtl/verilog/eth_outputcontrol.v<br />~ /trunk/rtl/verilog/eth_random.v<br />~ /trunk/rtl/verilog/eth_receivecontrol.v<br />~ /trunk/rtl/verilog/eth_register.v<br />~ /trunk/rtl/verilog/eth_registers.v<br />~ /trunk/rtl/verilog/eth_rxcounters.v<br />~ /trunk/rtl/verilog/eth_rxethmac.v<br />~ /trunk/rtl/verilog/eth_rxstatem.v<br />~ /trunk/rtl/verilog/eth_shiftreg.v<br />~ /trunk/rtl/verilog/eth_sync_clk1_clk2.v<br />~ /trunk/rtl/verilog/eth_top.v<br />~ /trunk/rtl/verilog/eth_transmitcontrol.v<br />~ /trunk/rtl/verilog/eth_txcounters.v<br />~ /trunk/rtl/verilog/eth_txethmac.v<br />~ /trunk/rtl/verilog/eth_txstatem.v<br />~ /trunk/rtl/verilog/eth_wishbonedma.v<br />~ /trunk/rtl/verilog/timescale.v<br />
mohor
Wed, 23 Jan 2002 10:28:16 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=37
-
eth_timescale.v changed to timescale.v This is done because of the
simulation ...
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=22
<div><strong>Rev 22 - mohor</strong> (24 file(s) modified)</div><div>eth_timescale.v changed to timescale.v This is done because of the<br />
simulation ...</div>~ /trunk/bench/verilog/tb_eth_top.v<br />~ /trunk/rtl/verilog/eth_clockgen.v<br />~ /trunk/rtl/verilog/eth_crc.v<br />~ /trunk/rtl/verilog/eth_maccontrol.v<br />~ /trunk/rtl/verilog/eth_macstatus.v<br />~ /trunk/rtl/verilog/eth_miim.v<br />~ /trunk/rtl/verilog/eth_outputcontrol.v<br />~ /trunk/rtl/verilog/eth_random.v<br />~ /trunk/rtl/verilog/eth_receivecontrol.v<br />~ /trunk/rtl/verilog/eth_register.v<br />~ /trunk/rtl/verilog/eth_registers.v<br />~ /trunk/rtl/verilog/eth_rxcounters.v<br />~ /trunk/rtl/verilog/eth_rxethmac.v<br />~ /trunk/rtl/verilog/eth_rxstatem.v<br />~ /trunk/rtl/verilog/eth_shiftreg.v<br />~ /trunk/rtl/verilog/eth_sync_clk1_clk2.v<br />- /trunk/rtl/verilog/eth_timescale.v<br />~ /trunk/rtl/verilog/eth_top.v<br />~ /trunk/rtl/verilog/eth_transmitcontrol.v<br />~ /trunk/rtl/verilog/eth_txcounters.v<br />~ /trunk/rtl/verilog/eth_txethmac.v<br />~ /trunk/rtl/verilog/eth_txstatem.v<br />~ /trunk/rtl/verilog/eth_wishbonedma.v<br />+ /trunk/rtl/verilog/timescale.v<br />
mohor
Fri, 19 Oct 2001 08:46:53 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=22
-
Few little NCSIM warnings fixed.
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=18
<div><strong>Rev 18 - mohor</strong> (7 file(s) modified)</div><div>Few little NCSIM warnings fixed.</div>~ /trunk/rtl/verilog/eth_macstatus.v<br />~ /trunk/rtl/verilog/eth_rxethmac.v<br />~ /trunk/rtl/verilog/eth_rxstatem.v<br />~ /trunk/rtl/verilog/eth_transmitcontrol.v<br />~ /trunk/rtl/verilog/eth_txcounters.v<br />~ /trunk/rtl/verilog/eth_txethmac.v<br />~ /trunk/rtl/verilog/eth_txstatem.v<br />
mohor
Tue, 11 Sep 2001 14:17:00 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=18
-
A define FPGA added to select between Artisan RAM (for ...
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=15
<div><strong>Rev 15 - mohor</strong> (44 file(s) modified)</div><div>A define FPGA added to select between Artisan RAM (for ...</div>- /trunk/bench/verilog/tb_ethernettop.v<br />+ /trunk/bench/verilog/tb_eth_top.v<br />- /trunk/rtl/verilog/clockgen.v<br />- /trunk/rtl/verilog/counters.v<br />- /trunk/rtl/verilog/crc.v<br />- /trunk/rtl/verilog/ethdefines.v<br />- /trunk/rtl/verilog/ethernettop.v<br />- /trunk/rtl/verilog/ethregisters.v<br />+ /trunk/rtl/verilog/eth_clockgen.v<br />+ /trunk/rtl/verilog/eth_crc.v<br />+ /trunk/rtl/verilog/eth_defines.v<br />+ /trunk/rtl/verilog/eth_maccontrol.v<br />+ /trunk/rtl/verilog/eth_macstatus.v<br />+ /trunk/rtl/verilog/eth_miim.v<br />+ /trunk/rtl/verilog/eth_outputcontrol.v<br />+ /trunk/rtl/verilog/eth_random.v<br />+ /trunk/rtl/verilog/eth_receivecontrol.v<br />+ /trunk/rtl/verilog/eth_register.v<br />+ /trunk/rtl/verilog/eth_registers.v<br />+ /trunk/rtl/verilog/eth_rxcounters.v<br />+ /trunk/rtl/verilog/eth_rxethmac.v<br />+ /trunk/rtl/verilog/eth_rxstatem.v<br />+ /trunk/rtl/verilog/eth_shiftreg.v<br />+ /trunk/rtl/verilog/eth_timescale.v<br />+ /trunk/rtl/verilog/eth_top.v<br />+ /trunk/rtl/verilog/eth_transmitcontrol.v<br />+ /trunk/rtl/verilog/eth_txcounters.v<br />+ /trunk/rtl/verilog/eth_txethmac.v<br />+ /trunk/rtl/verilog/eth_txstatem.v<br />+ /trunk/rtl/verilog/eth_wishbonedma.v<br />- /trunk/rtl/verilog/maccontrol.v<br />- /trunk/rtl/verilog/macstatus.v<br />- /trunk/rtl/verilog/miim.v<br />- /trunk/rtl/verilog/outputcontrol.v<br />- /trunk/rtl/verilog/random.v<br />- /trunk/rtl/verilog/receivecontrol.v<br />- /trunk/rtl/verilog/rxcounters.v<br />- /trunk/rtl/verilog/rxethmac.v<br />- /trunk/rtl/verilog/rxstatem.v<br />- /trunk/rtl/verilog/shiftreg.v<br />- /trunk/rtl/verilog/statem.v<br />- /trunk/rtl/verilog/transmitcontrol.v<br />- /trunk/rtl/verilog/txethmac.v<br />- /trunk/rtl/verilog/wishbonedma.v<br />
mohor
Mon, 06 Aug 2001 14:44:29 +0100
https://opencores.org/websvn//websvn/revision?repname=ethmac&path=%2Fethmac%2Ftrunk%2Frtl%2Fverilog%2F&rev=15
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.