<!DOCTYPE html PUBLIC "-//W3C//DTD XHTML 1.1//EN" "http://www.w3.org/TR/xhtml11/DTD/xhtml11.dtd">
<html xmlns="http://www.w3.org/1999/xhtml" xml:lang="en" lang="en">
<head>
        <title>OpenCores</title>
    <link rel="stylesheet" type="text/css" href="https://cdn.opencores.org/compiled-d3c4fad592.css" />
    <link rel="icon" type="image/png" href="https://cdn.opencores.org/img/favicon.png" />
    <link rel="shortcut icon" type="image/png" href="https://cdn.opencores.org/img/favicon.png" />
    <link type="text/css" href="https://fonts.googleapis.com/css?family=Ubuntu:regular,bold" rel="stylesheet" />
    
    <link type="text/css" href="/websvn/templates/calm/styles.css" rel="stylesheet" media="screen" />
    <link type="text/css" href="/websvn/templates/calm/star-light/star-light.css" rel="stylesheet" media="screen" />
    <!--[if gte IE 5.5000]>
    <style type="text/css" media="screen">
        tbody tr td { padding:1px 0 }
        #wrap h2 { padding:10px 5px 0 5px; margin-bottom:-8px }
    </style>
    <![endif]-->
    <script type="text/javascript">
        function getPath(){
            return './websvn';
        }

        function checkCB(chBox) {
            count = 0
            first = null
            f = chBox.form
            for(i = 0 ; i < f.elements.length ; i++)
            if(f.elements[i].type == 'checkbox' && f.elements[i].checked) {
                if(first == null && f.elements[i] != chBox) {
                    first = f.elements[i]
                }
                count += 1
            }

            if (count > 2) {
               first.checked = false
               count -= 1
            }
        }
    </script>
    <script type="text/javascript" src="/websvn/templates/calm/collapse.js"></script>
        <meta http-equiv="Content-type" content="text/html; charset=utf-8" />
    <meta name="keywords" content="cores, VHDL, Verilog HDL, ASIC, Synthesizable, standard cell, IP, Intellectual Property, 32-bit RISC, UART, PCI, SDRAM, full custom, system on a chip, SOC, reusable, design, development, synthesis, designs, developers, C, Linux, eCos, open, free, open source cores, RTL code, system-on-a-chip, circuits, digital, GNU, GPL, core, controller, processor, system design, chip design, EDA, design methodology, design tools, ASICs, programmable logic, FPGA's, PLDs, CPLDs, verification, Synthesis, HDL, Simulation, IC design software, semiconductor design, integrated circuits, system designs, chip designs, EDAs,  design methodologies, design tool, ASIC, programmable logics, FPGA, PLD, CPLD, Synthesis,  circuit, Synopsys, system design, chip design, programmable logic, FPGA's, PLDs,  CPLDs, verification, Simulation
" />
        <script defer="defer" type="text/javascript" src="https://cdn.opencores.org/jquery-1.6.2.min.js"></script>
    <script defer="defer" type="text/javascript" src="https://cdn.opencores.org/compiled-92d7b79b19.js"></script>
        <script async type="text/javascript" src="https://pagead2.googlesyndication.com/pagead/js/adsbygoogle.js"></script>
        <!--[if IE 6]>
    <link rel="stylesheet" type="text/css" href="https://cdn.opencores.org/ie6.css" />
    <![endif]-->
    <!--[if (IE 7)|(IE 8)]>
    <link rel="stylesheet" type="text/css" href="https://cdn.opencores.org/ie78.css" />
    <![endif]-->
    <meta http-equiv="X-UA-Compatible" content="IE=edge" />
    
    <!-- Global site tag (gtag.js) - Google Analytics -->
    <script async src="https://www.googletagmanager.com/gtag/js?id=UA-172123432-1"></script>
    <script>
        window.dataLayer = window.dataLayer || [];
        function gtag(){dataLayer.push(arguments);}
        gtag('js', new Date());
        gtag('config', 'UA-172123432-1');
    </script>
    
</head>
<body>
<div id="old-browser-warning"></div>
<div class="main">
    <div class="top">
        <a href="/"><img src="https://cdn.opencores.org/design/OpenCores.png" alt="OpenCores" width="235" height="80" /></a>
    </div>
    <div class="line">
        <div></div>
        <img src="https://cdn.opencores.org/design/corner.png" alt="" width="28" height="28" />
    </div>
    <div class="mid" id="dm">
        <div class="mainmenu" id="dml">
            <div class="menu menu-login">
        <form action="/login" method="post">
    Username:
    <input type="hidden" name="redirect" value="websvn/rss" />
    <input class="design ie6_input" name="user" type="text" />
    <br />
    Password:
    <br />
    <input class="design ie6_input" name="pass" type="password" />
    <br />
    <input class="design" name="remember" type="checkbox" />Remember me
    <br />
    <input class="design" type="submit" value="Login" />
    </form>
    <form action="/signup" method="post">
    <input class="design" type="submit" value="Register" />
    </form>
    </div>

<div class="menu">
    <h2> Browse </h2>
    <ul>
    <li><a href="/projects">Projects</a></li>
    <li><a href="/forum">Forums</a></li>
    <li><a href="#about" onclick="return !toggle(this);">About</a>
        <ul style="display: none;">
        <li><a href="/about/mission">Mission</a></li>
        <li><a href="/about/logos">Logos</a></li>
        <li><a href="/about/community">Community</a></li>
        <li><a href="/about/statistics">Statistics</a></li>
        </ul>
    </li>
    <li><a href="#howto" onclick="return !toggle(this);">HowTo/FAQ</a>
        <ul style="display: none;">
        <li><a href="/howto/faq">FAQ</a></li>
        <li><a href="/howto/project">Project</a></li>
        <li><a href="/howto/svn">SVN</a></li>
        <li><a href="/howto/wishbone">WISHBONE</a></li>
        <li><a href="/howto/eda">EDA Tools</a></li>
        </ul>
    </li>
    <li><a href="#media" onclick="return !toggle(this);">Media</a>
        <ul style="display: none;">
        <li><a href="/news">News</a></li>
        <li><a href="/articles">Articles</a></li>
        <li><a href="/newsletters">Newsletter</a></li>
        </ul>
    </li>
    <li><a href="/licensing">Licensing</a></li>
    <li><a href="#commerce" onclick="return !toggle(this);">Commerce</a>
        <ul style="display: none;">
        <li><a href="/shop/items">Shop</a></li>
        <li><a href="/commerce/advertise">Advertise</a></li>
        <li><a href="/commerce/jobs">Jobs</a></li>
        </ul>
    </li>
    <li><a href="/partners">Partners</a></li>
    <li><a href="/maintainers/oliscience">Maintainers</a></li>
    <li><a href="/contact">Contact us</a></li>
    </ul>
</div>



<div class="pad_leftside" style="border:0px">
    <ins
        class="adsbygoogle"
        style="display:inline-block;width:125px;height:125px"
        data-ad-client="ca-pub-8561717607970465"
        data-ad-slot="8586056206"></ins>
    <script type="text/javascript">(adsbygoogle = window.adsbygoogle || []).push({});</script>
</div>


<div class="menu menu-tools">
    <h2> Tools </h2>
    <form action="//www.google.com/cse" id="cse-search-box">
    <div>
        <input type="hidden" name="cx" value="012935124227736198121:b6s3cwd8ada" />
        <input type="hidden" name="ie" value="UTF-8" />
        <input type="text" name="q" size="12" />
        <input type="submit" name="sa" value="Search" />
    </div>
    </form>
</div>
        </div>
        <div class="content" id="dmc">
                        
            <div class="banner" style="padding: 6px 0px; width: 1020px; overflow: visible;">
                <ins
                    class="adsbygoogle"
                    style="display:inline-block;width:468px;height:60px"
                    data-ad-client="ca-pub-8561717607970465"
                    data-ad-slot="8506821698"></ins>
                <script type="text/javascript">(adsbygoogle = window.adsbygoogle || []).push({});</script>
                <ins
                    class="adsbygoogle"
                    style="display:inline-block;width:468px;height:60px"
                    data-ad-client="ca-pub-8561717607970465"
                    data-ad-slot="8506821698"></ins>
                <script type="text/javascript">(adsbygoogle = window.adsbygoogle || []).push({});</script>
            </div>
            
            
                        <div style="display: flex;">
                <button onclick="location.href='/projects/openrisc'">Back to project</button>
                <div style="display: flex; align-items: center; border: 1px solid black; border-radius: 4px; padding: 0 4px; margin-left: 12px;">
                    <strong style="padding-right: 4px;">URL</strong>
                    https://opencores.org/ocsvn/openrisc/openrisc/trunk
                </div>
            </div>
            
            <br /><b>Error creating feed file, please check write permissions.</b><br /><?xml version="1.0" encoding="ISO-8859-1"?>
<!-- generator="FeedCreator 1.7.2" -->
<rss version="2.0">
    <channel>
        <title>openrisc</title>
        <description>WebSVN RSS feed - openrisc</description>
        <link>https://opencores.org/websvn//websvn/listing?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;</link>
        <lastBuildDate>Tue, 17 Mar 2026 11:44:04 +0100</lastBuildDate>
        <generator>FeedCreator 1.7.2</generator>
        <item>
            <title>ORPSoC: Commit for bug 85 - add DSX support to ...</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=807</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 807 - julius&lt;/strong&gt; (6 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC: Commit for bug 85 - add DSX support to ...&lt;/div&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_cpu.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_except.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_sprs.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sim/bin/Makefile&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-dsx.S&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-dsxinsn.S&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Sat, 26 May 2012 23:26:42 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=807</guid>
        </item>
        <item>
            <title>ORPSoC: Fix for bug 90 - EPCR on range exception ...</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=805</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 805 - julius&lt;/strong&gt; (2 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC: Fix for bug 90 - EPCR on range exception ...&lt;/div&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_except.v&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-range.S&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Sat, 26 May 2012 23:09:51 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=805</guid>
        </item>
        <item>
            <title>ORPSoC: Fix for bug 91, l.sub not setting overflow flag ...</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=803</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 803 - julius&lt;/strong&gt; (2 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC: Fix for bug 91, l.sub not setting overflow flag ...&lt;/div&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_alu.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-ov.S&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Sat, 26 May 2012 22:56:30 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=803</guid>
        </item>
        <item>
            <title>ORPSoC: Fix bug 88

http://bugzilla.opencores.org/bugzilla4/show_bug.cgi?id=88</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=801</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 801 - julius&lt;/strong&gt; (2 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC: Fix bug 88&lt;br /&gt;
&lt;br /&gt;
&lt;a href=&quot;http://bugzilla.opencores.org/bugzilla4/show_bug.cgi?id=88&quot; target=&quot;_blank&quot;&gt;http://bugzilla.opencores.org/bugzilla4/show_bug.cgi?id=88&lt;/a&gt;&lt;/div&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_alu.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-ext.S&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Mon, 21 May 2012 17:41:34 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=801</guid>
        </item>
        <item>
            <title>ORPSoC, or1200: split out or1200_fpu_intfloat_conv_except module into own file

Fixes lint ...</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=794</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 794 - julius&lt;/strong&gt; (4 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC, or1200: split out or1200_fpu_intfloat_conv_except module into own file&lt;br /&gt;
&lt;br /&gt;
Fixes lint ...&lt;/div&gt;~ /openrisc/trunk/or1200/rtl/verilog/or1200_fpu_intfloat_conv.v&lt;br /&gt;+ /openrisc/trunk/or1200/rtl/verilog/or1200_fpu_intfloat_conv_except.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_fpu_intfloat_conv.v&lt;br /&gt;+ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_fpu_intfloat_conv_except.v&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Wed, 18 Apr 2012 08:17:03 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=794</guid>
        </item>
        <item>
            <title>or1200: Patch from R Diez to remove l.cust5 signal from ...</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=788</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 788 - julius&lt;/strong&gt; (2 file(s) modified)&lt;/div&gt;&lt;div&gt;or1200: Patch from R Diez to remove l.cust5 signal from ...&lt;/div&gt;~ /openrisc/trunk/or1200/rtl/verilog/or1200_alu.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_alu.v&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Sat, 24 Mar 2012 18:13:15 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=788</guid>
        </item>
        <item>
            <title>Allow setting the boot address as an external
parameter. If no ...</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=679</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 679 - olof&lt;/strong&gt; (4 file(s) modified)&lt;/div&gt;&lt;div&gt;Allow setting the boot address as an external&lt;br /&gt;
parameter. If no ...&lt;/div&gt;~ /openrisc/trunk/or1200/rtl/verilog/or1200_immu_top.v&lt;br /&gt;~ /openrisc/trunk/or1200/rtl/verilog/or1200_top.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_immu_top.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_top.v&lt;br /&gt;</description>
            <author>olof</author>
            <pubDate>Wed, 29 Feb 2012 18:04:38 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=679</guid>
        </item>
        <item>
            <title>ORPSoC: Fix Bug 76 - Incorrect unsigned integer less-than compare ...</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=672</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 672 - julius&lt;/strong&gt; (2 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC: Fix Bug 76 - Incorrect unsigned integer less-than compare ...&lt;/div&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_alu.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-sf.S&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Mon, 12 Dec 2011 22:32:30 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=672</guid>
        </item>
        <item>
            <title>ORPSoC: add CFI flash controller to ml501, sw driver, tests, ...</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=655</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 655 - julius&lt;/strong&gt; (45 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC: add CFI flash controller to ml501, sw driver, tests, ...&lt;/div&gt;+ /openrisc/trunk/orpsocv2/bench/verilog/include/cfi_flash_BankLib.h&lt;br /&gt;+ /openrisc/trunk/orpsocv2/bench/verilog/include/cfi_flash_CUIcommandData.h&lt;br /&gt;+ /openrisc/trunk/orpsocv2/bench/verilog/include/cfi_flash_data.h&lt;br /&gt;+ /openrisc/trunk/orpsocv2/bench/verilog/include/cfi_flash_def.h&lt;br /&gt;+ /openrisc/trunk/orpsocv2/bench/verilog/include/cfi_flash_TimingData.h&lt;br /&gt;+ /openrisc/trunk/orpsocv2/bench/verilog/include/cfi_flash_UserData.h&lt;br /&gt;+ /openrisc/trunk/orpsocv2/bench/verilog/x28fxxxp30.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/backend/par/bin/Makefile&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/backend/par/bin/ml501.ucf&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/bench/verilog/orpsoc_testbench.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/arbiter/arbiter_dbus.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/arbiter/arbiter_ibus.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/or1200_defines.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/orpsoc-defines.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/orpsoc-params.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/orpsoc_top/orpsoc_top.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sw/board/include/board.h&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/syn/xst/bin/Makefile&lt;br /&gt;~ /openrisc/trunk/orpsocv2/doc/orpsoc.texi&lt;br /&gt;+ /openrisc/trunk/orpsocv2/rtl/verilog/cfi_ctrl&lt;br /&gt;+ /openrisc/trunk/orpsocv2/rtl/verilog/cfi_ctrl/cfi_ctrl.v&lt;br /&gt;+ /openrisc/trunk/orpsocv2/rtl/verilog/cfi_ctrl/cfi_ctrl_engine.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ram_wb/ram_wb_b3.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/scripts/make/Makefile-sim-definesgen.inc&lt;br /&gt;~ /openrisc/trunk/orpsocv2/scripts/make/Makefile-swrules.inc&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/apps/cfi_ctrl_programmer&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/apps/cfi_ctrl_programmer/cfi_ctrl_programmer.c&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/apps/cfi_ctrl_programmer/cfi_ctrl_programmer.ld&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/apps/cfi_ctrl_programmer/Makefile&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/drivers/cfi-ctrl&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/drivers/cfi-ctrl/cfi_ctrl.c&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/drivers/cfi-ctrl/include&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/drivers/cfi-ctrl/include/cfi_ctrl.h&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/drivers/cfi-ctrl/Makefile&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/lib/Makefile&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/Makefile.inc&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/tests/cfi_ctrl&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/tests/cfi_ctrl/board&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/tests/cfi_ctrl/board/cfi_ctrl-readid.c&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/tests/cfi_ctrl/board/cfi_ctrl-simple.c&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/tests/cfi_ctrl/board/Makefile&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/tests/cfi_ctrl/sim&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/tests/cfi_ctrl/sim/cfi_ctrl-readid.c&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/tests/cfi_ctrl/sim/cfi_ctrl-simple.c&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/tests/cfi_ctrl/sim/Makefile&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Sat, 22 Oct 2011 20:32:59 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=655</guid>
        </item>
        <item>
            <title>ORPSoC OR1200 fix and regression test for bug 51.

signed-off Julius ...</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=619</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 619 - julius&lt;/strong&gt; (2 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC OR1200 fix and regression test for bug 51.&lt;br /&gt;
&lt;br /&gt;
signed-off Julius ...&lt;/div&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_alu.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-sf.S&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Tue, 02 Aug 2011 21:06:40 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=619</guid>
        </item>
        <item>
            <title>Remove unused parameter Tp</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=618</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 618 - olof&lt;/strong&gt; (16 file(s) modified)&lt;/div&gt;&lt;div&gt;Remove unused parameter Tp&lt;/div&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_clockgen.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_crc.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_maccontrol.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_macstatus.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_miim.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_outputcontrol.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_random.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_receivecontrol.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_registers.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_rxaddrcheck.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_rxstatem.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_shiftreg.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_transmitcontrol.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_txcounters.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_txethmac.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_txstatem.v&lt;br /&gt;</description>
            <author>olof</author>
            <pubDate>Tue, 02 Aug 2011 13:52:01 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=618</guid>
        </item>
        <item>
            <title>Fix white space in ethmac headers</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=570</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 570 - olof&lt;/strong&gt; (20 file(s) modified)&lt;/div&gt;&lt;div&gt;Fix white space in ethmac headers&lt;/div&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_clockgen.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_crc.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_maccontrol.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_macstatus.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_miim.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_outputcontrol.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_random.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_receivecontrol.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_register.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_registers.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_rxcounters.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_rxethmac.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_rxstatem.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_shiftreg.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_spram_256x32.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_transmitcontrol.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_txcounters.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_txethmac.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_txstatem.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_wishbone.v&lt;br /&gt;</description>
            <author>olof</author>
            <pubDate>Mon, 18 Jul 2011 18:14:27 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=570</guid>
        </item>
        <item>
            <title>ORPSoC dbg_if fix for slow Wishbone slaves</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=547</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 547 - julius&lt;/strong&gt; (1 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC dbg_if fix for slow Wishbone slaves&lt;/div&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/dbg_if/dbg_wb.v&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Wed, 01 Jun 2011 11:30:32 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=547</guid>
        </item>
        <item>
            <title>ORPSoC update: Fix WB B3 bursting termination on error in ...</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=546</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 546 - julius&lt;/strong&gt; (1 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC update: Fix WB B3 bursting termination on error in ...&lt;/div&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ram_wb/ram_wb_b3.v&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Tue, 31 May 2011 18:48:18 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=546</guid>
        </item>
        <item>
            <title>ORPSoC - revert unecessary i2c fix - driver oneliner was ...</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=545</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 545 - julius&lt;/strong&gt; (2 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC - revert unecessary i2c fix - driver oneliner was ...&lt;/div&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/i2c_master_slave/i2c_master_bit_ctrl.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/drivers/i2c_master_slave/i2c_master_slave.c&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Wed, 25 May 2011 16:17:58 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=545</guid>
        </item>
        <item>
            <title>i2c_master_slave bug fix for slave, potentially holding SDA low when ...</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=543</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 543 - julius&lt;/strong&gt; (1 file(s) modified)&lt;/div&gt;&lt;div&gt;i2c_master_slave bug fix for slave, potentially holding SDA low when ...&lt;/div&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/i2c_master_slave/i2c_master_bit_ctrl.v&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Wed, 25 May 2011 09:10:49 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=543</guid>
        </item>
        <item>
            <title>ORPSoC or1200 fix for l.rfe bug, and when multiply is ...</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=537</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 537 - julius&lt;/strong&gt; (2 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC or1200 fix for l.rfe bug, and when multiply is ...&lt;/div&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_ctrl.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_mult_mac.v&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Sun, 08 May 2011 21:59:16 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=537</guid>
        </item>
        <item>
            <title>ORPSoC - removing duplicate ethmac toplevel file.</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=536</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 536 - julius&lt;/strong&gt; (1 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC - removing duplicate ethmac toplevel file.&lt;/div&gt;- /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_top.v&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Thu, 05 May 2011 08:33:30 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=536</guid>
        </item>
        <item>
            <title>ORPSoC update

Ethernet MAC Wishbone interface fixes

Beginnings of software update. ...</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=530</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 530 - julius&lt;/strong&gt; (27 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC update&lt;br /&gt;
&lt;br /&gt;
Ethernet MAC Wishbone interface fixes&lt;br /&gt;
&lt;br /&gt;
Beginnings of software update.&lt;br /&gt;
&lt;br /&gt;
ML501 backend ...&lt;/div&gt;~ /openrisc/trunk/orpsocv2/boards/actel/ordb1a3pe1500/bench/verilog/include/eth_stim.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/actel/ordb1a3pe1500/rtl/verilog/include/or1200_defines.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/actel/ordb1a3pe1500/syn/synplify/bin/Makefile&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/backend/par/bin/Makefile&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/bench/verilog/include/eth_stim.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/ethmac_defines.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/orpsoc-defines.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/orpsoc_top/orpsoc_top.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/boards/xilinx/ml501/syn/xst/bin/Makefile&lt;br /&gt;~ /openrisc/trunk/orpsocv2/doc/orpsoc.texi&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_fifo.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_wishbone.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sim/bin/Makefile&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/drivers/ethmac/include/ethmac.h&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/drivers/or1200/cache.S&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/drivers/or1200/crt0.S&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/drivers/or1200/int.c&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/drivers/or1200/link.ld&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/drivers/or1200/Makefile&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/Makefile.inc&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/tests/ethmac/board/ethmac-ping.c&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/tests/ethmac/sim/ethmac-rxtxcallresponse.c&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/tests/ethmac/sim/ethmac-rxtxoverflow.c&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-basic.S&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-cy.S&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-except.S&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-intsyscall.S&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Tue, 26 Apr 2011 09:32:10 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=530</guid>
        </item>
        <item>
            <title>ORPSoC or1200 interrupt and syscall generation test</title>
            <link>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=506</link>
            <description>&lt;div&gt;&lt;strong&gt;Rev 506 - julius&lt;/strong&gt; (9 file(s) modified)&lt;/div&gt;&lt;div&gt;ORPSoC or1200 interrupt and syscall generation test&lt;/div&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/arbiter/arbiter_bytebus.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/include/orpsoc-defines.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/include/orpsoc-params.v&lt;br /&gt;+ /openrisc/trunk/orpsocv2/rtl/verilog/intgen&lt;br /&gt;+ /openrisc/trunk/orpsocv2/rtl/verilog/intgen/intgen.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/rtl/verilog/orpsoc_top/orpsoc_top.v&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/board/include/board.h&lt;br /&gt;~ /openrisc/trunk/orpsocv2/sw/Makefile.inc&lt;br /&gt;+ /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-intsyscall.S&lt;br /&gt;</description>
            <author>julius</author>
            <pubDate>Thu, 31 Mar 2011 15:16:20 +0100</pubDate>
            <guid>https://opencores.org/websvn//websvn/revision?repname=openrisc&amp;path=%2Fopenrisc%2Ftrunk%2Forpsocv2%2Frtl%2F&amp;rev=506</guid>
        </item>
    </channel>
</rss>

        </div>

                
        <div style="clear: both; margin-left: 200px;">
            <ins
                class="adsbygoogle"
                style="display:inline-block;width:728px;height:90px"
                data-ad-client="ca-pub-8561717607970465"
                data-ad-slot="4128044249"></ins>
            <script type="text/javascript">(adsbygoogle = window.adsbygoogle || []).push({});</script>
        </div>
        
            </div>
    <div class="bot">
        &copy; copyright 1999-2026
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores&reg;, registered trademark.
    </div>
</div>

<!-- Old browser warning -->
<script type="text/javascript">
  if (!('borderImage' in document.createElement('div').style)) {
    var div = document.getElementById('old-browser-warning')
    div.innerHTML = '<b>Your browser is out-of-date!</b>&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;&nbsp;Update your browser to view this website correctly.'
    div.setAttribute('style', 'background-color: red; border-bottom: 2px solid black; margin: 0 -12px 12px -12px; padding: 12px; text-align: center;')
  }
</script>
<!-- /Old browser warning -->
<!-- Google search -->
<script type="text/javascript" src="//www.google.com/jsapi"></script>
<script type="text/javascript">google.load("elements", "1", {packages: "transliteration"});</script>
<script type="text/javascript" src="//www.google.com/coop/cse/t13n?form=cse-search-box&amp;t13n_langs=en"></script>
<script type="text/javascript" src="//www.google.com/coop/cse/brand?form=cse-search-box&amp;lang=en"></script>
<!-- /Google search -->

</body>
</html>