1 |
4 |
ale500 |
#Build: Synplify Pro G-2012.09L-SP1 , Build 029R, Mar 11 2013
|
2 |
|
|
#install: /usr/local/diamond/2.2_x64/synpbase
|
3 |
|
|
#OS: Linux
|
4 |
|
|
#Hostname: node01.pacito.sys
|
5 |
|
|
|
6 |
|
|
#Implementation: P6809
|
7 |
|
|
|
8 |
|
|
$ Start of Compile
|
9 |
10 |
ale500 |
#Sun Jun 22 08:17:19 2014
|
10 |
4 |
ale500 |
|
11 |
|
|
Synopsys Verilog Compiler, version comp201209rcp1, Build 271R, built Mar 11 2013
|
12 |
|
|
@N|Running in 64-bit mode
|
13 |
|
|
Copyright (C) 1994-2012 Synopsys, Inc. This software the associated documentation are confidential and proprietary to Synopsys, Inc. Your use or disclosure of this software subject to the terms and conditions of a written license agreement between you, or your company, and Synopsys, Inc.
|
14 |
|
|
|
15 |
|
|
@N:: Running Verilog Compiler in System Verilog mode
|
16 |
|
|
@N:: Running Verilog Compiler in Multiple File Compilation Unit mode
|
17 |
|
|
@I::"/usr/local/diamond/2.2_x64/synpbase/lib/lucent/machxo2.v"
|
18 |
|
|
@I::"/usr/local/diamond/2.2_x64/synpbase/lib/lucent/pmi_def.v"
|
19 |
|
|
@I::"/usr/local/diamond/2.2_x64/synpbase/lib/vlog/umr_capim.v"
|
20 |
|
|
@I::"/usr/local/diamond/2.2_x64/synpbase/lib/vlog/scemi_objects.v"
|
21 |
|
|
@I::"/usr/local/diamond/2.2_x64/synpbase/lib/vlog/scemi_pipes.svh"
|
22 |
|
|
@I::"/usr/local/diamond/2.2_x64/synpbase/lib/vlog/hypermods.v"
|
23 |
|
|
@I::"/usr/local/diamond/2.2_x64/cae_library/synthesis/verilog/machxo2.v"
|
24 |
|
|
@I::"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/CC3_top.v"
|
25 |
|
|
@I::"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v"
|
26 |
|
|
@I:"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/defs.v"
|
27 |
|
|
@I::"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/decoders.v"
|
28 |
|
|
@I::"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v"
|
29 |
|
|
@I::"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v"
|
30 |
|
|
@I::"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/bios2k.v"
|
31 |
10 |
ale500 |
@I::"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v"
|
32 |
|
|
@I::"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/fontrom.v"
|
33 |
|
|
@I::"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/textmem4k.v"
|
34 |
4 |
ale500 |
Verilog syntax check successful!
|
35 |
10 |
ale500 |
Options changed - recompiling
|
36 |
4 |
ale500 |
Selecting top level module CC3_top
|
37 |
10 |
ale500 |
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":62:7:62:12|Synthesizing module logic8
|
38 |
4 |
ale500 |
|
39 |
10 |
ale500 |
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":85:7:85:12|Synthesizing module arith8
|
40 |
|
|
|
41 |
|
|
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":158:7:158:12|Synthesizing module shift8
|
42 |
|
|
|
43 |
|
|
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":198:7:198:10|Synthesizing module alu8
|
44 |
|
|
|
45 |
|
|
@W: CG532 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":320:0:320:6|Initial statement will only initialize memories through the usage of $readmemh and $readmemb. Everything else is ignored
|
46 |
|
|
@W: CG133 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":241:12:241:13|No assignment to n8
|
47 |
|
|
@W: CG133 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":241:20:241:21|No assignment to z8
|
48 |
|
|
@W: CL169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":302:0:302:5|Pruning register regq8[7:0]
|
49 |
|
|
|
50 |
|
|
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":604:7:604:12|Synthesizing module mul8x8
|
51 |
|
|
|
52 |
|
|
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":129:7:129:13|Synthesizing module arith16
|
53 |
|
|
|
54 |
|
|
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":326:7:326:11|Synthesizing module alu16
|
55 |
|
|
|
56 |
|
|
@W: CG360 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":412:23:412:29|No assignment to wire arith_h
|
57 |
|
|
|
58 |
|
|
@W: CL169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":518:0:518:5|Pruning register regq16[15:0]
|
59 |
|
|
|
60 |
|
|
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":15:7:15:9|Synthesizing module alu
|
61 |
|
|
|
62 |
|
|
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":191:7:191:13|Synthesizing module calc_ea
|
63 |
|
|
|
64 |
4 |
ale500 |
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":7:7:7:14|Synthesizing module regblock
|
65 |
|
|
|
66 |
10 |
ale500 |
@W: CG532 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":177:0:177:6|Initial statement will only initialize memories through the usage of $readmemh and $readmemb. Everything else is ignored
|
67 |
4 |
ale500 |
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/decoders.v":9:7:9:17|Synthesizing module decode_regs
|
68 |
|
|
|
69 |
10 |
ale500 |
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/decoders.v":136:7:136:15|Synthesizing module decode_op
|
70 |
4 |
ale500 |
|
71 |
10 |
ale500 |
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/decoders.v":264:7:264:15|Synthesizing module decode_ea
|
72 |
4 |
ale500 |
|
73 |
10 |
ale500 |
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/decoders.v":290:7:290:16|Synthesizing module decode_alu
|
74 |
4 |
ale500 |
|
75 |
10 |
ale500 |
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/decoders.v":363:7:363:20|Synthesizing module test_condition
|
76 |
4 |
ale500 |
|
77 |
|
|
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":10:7:10:16|Synthesizing module MC6809_cpu
|
78 |
|
|
|
79 |
10 |
ale500 |
@N: CG793 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":450:6:450:13|Ignoring system task $display
|
80 |
|
|
@W: CG532 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":1099:0:1099:6|Initial statement will only initialize memories through the usage of $readmemh and $readmemb. Everything else is ignored
|
81 |
|
|
@W: CG360 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":67:11:67:23|No assignment to wire alu8_o_result
|
82 |
4 |
ale500 |
|
83 |
10 |
ale500 |
@W: CG360 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":68:11:68:20|No assignment to wire alu8_o_CCR
|
84 |
|
|
|
85 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal next_state[5:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
86 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal next_push_state[5:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
87 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal next_mem_state[5:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
88 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_write_tfr -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
89 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_write_post_incdec -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
90 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_write_pc -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
91 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_write_exg -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
92 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_write_dest -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
93 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_set_e -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
94 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_pp_regs[7:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
95 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_pp_active_reg[3:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
96 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_postbyte[7:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
97 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_p3_valid -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
98 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_p2_valid -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
99 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_opcode[7:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
100 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_ofslo[7:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
101 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_ofshi[7:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
102 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_mul_cnt -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
103 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_memlo[7:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
104 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_memhi[7:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
105 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_mem_dest[1:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
106 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_ind_ea[7:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
107 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_inc_su -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
108 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_inc_pc -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
109 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_forced_mem_size -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
110 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_ealo[7:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
111 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_eahi[7:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
112 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_dec_su -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
113 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_cpu_we -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
114 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_cpu_oe -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
115 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_cpu_data_o[7:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
116 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_cpu_addr[15:0] -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
117 |
|
|
@A: CL282 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Feedback mux created for signal k_clear_e -- possible set/reset assignment for signal missing. Specifying a reset value will improve timing and area.
|
118 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Register bit k_mem_dest[1] is always 0, optimizing ...
|
119 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Register bit next_mem_state[1] is always 0, optimizing ...
|
120 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Register bit next_mem_state[2] is always 0, optimizing ...
|
121 |
|
|
@W: CL279 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Pruning register bits 2 to 1 of next_mem_state[5:0]
|
122 |
|
|
|
123 |
|
|
@W: CL260 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Pruning register bit 1 of k_mem_dest[1:0]
|
124 |
|
|
|
125 |
4 |
ale500 |
@N: CG364 :"/usr/local/diamond/2.2_x64/cae_library/synthesis/verilog/machxo2.v":1120:7:1120:9|Synthesizing module VHI
|
126 |
|
|
|
127 |
|
|
@N: CG364 :"/usr/local/diamond/2.2_x64/cae_library/synthesis/verilog/machxo2.v":1291:7:1291:11|Synthesizing module DP8KC
|
128 |
|
|
|
129 |
|
|
@N: CG364 :"/usr/local/diamond/2.2_x64/cae_library/synthesis/verilog/machxo2.v":1124:7:1124:9|Synthesizing module VLO
|
130 |
|
|
|
131 |
|
|
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/bios2k.v":8:7:8:12|Synthesizing module bios2k
|
132 |
|
|
|
133 |
|
|
@W: CL168 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/bios2k.v":28:8:28:21|Pruning instance scuba_vhi_inst -- not in use ...
|
134 |
|
|
|
135 |
10 |
ale500 |
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/fontrom.v":8:7:8:13|Synthesizing module fontrom
|
136 |
|
|
|
137 |
|
|
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/textmem4k.v":8:7:8:15|Synthesizing module textmem4k
|
138 |
|
|
|
139 |
|
|
@W: CL168 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/textmem4k.v":28:8:28:21|Pruning instance scuba_vhi_inst -- not in use ...
|
140 |
|
|
|
141 |
|
|
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":2:7:2:13|Synthesizing module vgatext
|
142 |
|
|
|
143 |
|
|
@N: CG793 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":133:4:133:11|Ignoring system task $display
|
144 |
|
|
@N: CG512 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":167:6:167:11|System task $write is not supported yet
|
145 |
|
|
@N: CG512 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":174:6:174:11|System task $write is not supported yet
|
146 |
|
|
@W: CG532 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":184:0:184:6|Initial statement will only initialize memories through the usage of $readmemh and $readmemb. Everything else is ignored
|
147 |
|
|
@W: CG781 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":94:9:94:9|Undriven input DataInA on instance chars, tying to 0
|
148 |
|
|
@W: CL271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Pruning bits 3 to 1 of redr[3:0] -- not in use ...
|
149 |
|
|
|
150 |
|
|
@W: CL271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Pruning bits 3 to 1 of greenr[3:0] -- not in use ...
|
151 |
|
|
|
152 |
|
|
@W: CL271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Pruning bits 3 to 1 of bluer[3:0] -- not in use ...
|
153 |
|
|
|
154 |
|
|
@N: CL177 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Sharing sequential element redr.
|
155 |
|
|
@N: CL177 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Sharing sequential element greenr.
|
156 |
4 |
ale500 |
@N: CG364 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/CC3_top.v":10:7:10:13|Synthesizing module CC3_top
|
157 |
|
|
|
158 |
10 |
ale500 |
@W: CG133 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/CC3_top.v":37:14:37:21|No assignment to clk_div2
|
159 |
|
|
@W: CG360 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/CC3_top.v":42:25:42:35|No assignment to wire cpu1_addr_o
|
160 |
4 |
ale500 |
|
161 |
10 |
ale500 |
@W: CG360 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/CC3_top.v":43:40:43:51|No assignment to wire cpu1_data_in
|
162 |
4 |
ale500 |
|
163 |
10 |
ale500 |
@W: CG360 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/CC3_top.v":43:54:43:66|No assignment to wire cpu1_data_out
|
164 |
4 |
ale500 |
|
165 |
10 |
ale500 |
@W: CG360 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/CC3_top.v":44:23:44:29|No assignment to wire cpu1_we
|
166 |
4 |
ale500 |
|
167 |
10 |
ale500 |
@W: CG360 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/CC3_top.v":44:32:44:38|No assignment to wire cpu1_oe
|
168 |
4 |
ale500 |
|
169 |
10 |
ale500 |
@W: CL156 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/CC3_top.v":43:54:43:66|*Input cpu1_data_out[7:0] to expression [instance] has undriven bits that are tied to 0 -- simulation mismatch possible.
|
170 |
|
|
@W: CL156 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/CC3_top.v":42:25:42:35|*Input cpu1_addr_o[10:0] to expression [instance] has undriven bits that are tied to 0 -- simulation mismatch possible.
|
171 |
|
|
@W: CL156 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/CC3_top.v":146:25:146:30|*Input cpu_we to expression [or] has undriven bits that are tied to 0 -- simulation mismatch possible.
|
172 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Register bit cur_x[0] is always 1, optimizing ...
|
173 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Register bit cur_x[1] is always 1, optimizing ...
|
174 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Register bit cur_x[2] is always 0, optimizing ...
|
175 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Register bit cur_x[3] is always 0, optimizing ...
|
176 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Register bit cur_x[4] is always 0, optimizing ...
|
177 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Register bit cur_x[5] is always 0, optimizing ...
|
178 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Register bit cur_x[6] is always 0, optimizing ...
|
179 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Register bit cur_y[0] is always 1, optimizing ...
|
180 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Register bit cur_y[1] is always 0, optimizing ...
|
181 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Register bit cur_y[2] is always 0, optimizing ...
|
182 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Register bit cur_y[3] is always 0, optimizing ...
|
183 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Register bit cur_y[4] is always 0, optimizing ...
|
184 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Register bit cur_y[5] is always 0, optimizing ...
|
185 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Register bit cur_y[6] is always 0, optimizing ...
|
186 |
|
|
@W: CL279 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Pruning register bits 5 to 3 of next_push_state[5:0]
|
187 |
4 |
ale500 |
|
188 |
10 |
ale500 |
@W: CL159 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":22:12:22:20|Input debug_clk is unused
|
189 |
|
|
@W: CL246 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/decoders.v":367:18:367:20|Input port bits 7 to 4 of CCR[7:0] are unused
|
190 |
4 |
ale500 |
|
191 |
10 |
ale500 |
@W: CL246 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/decoders.v":292:18:292:26|Input port bits 5 to 4 of postbyte0[7:0] are unused
|
192 |
4 |
ale500 |
|
193 |
10 |
ale500 |
@W: CL246 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/decoders.v":265:18:265:27|Input port bits 6 to 5 of eapostbyte[7:0] are unused
|
194 |
4 |
ale500 |
|
195 |
10 |
ale500 |
@W: CL246 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":330:18:330:20|Input port bits 7 to 4 of CCR[7:0] are unused
|
196 |
|
|
|
197 |
|
|
@W: CL279 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":614:0:614:5|Pruning register bits 15 to 13 of pipe0[15:0]
|
198 |
|
|
|
199 |
|
|
@W: CL189 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":614:0:614:5|Register bit pipe0[12] is always 0, optimizing ...
|
200 |
|
|
@W: CL260 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":614:0:614:5|Pruning register bit 12 of pipe0[12:0]
|
201 |
|
|
|
202 |
|
|
@W: CL159 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":199:12:199:17|Input clk_in is unused
|
203 |
|
|
@W: CL159 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":160:18:160:21|Input b_in is unused
|
204 |
4 |
ale500 |
@END
|
205 |
|
|
Process took 0h:00m:01s realtime, 0h:00m:01s cputime
|
206 |
10 |
ale500 |
# Sun Jun 22 08:17:21 2014
|
207 |
4 |
ale500 |
|
208 |
|
|
###########################################################]
|
209 |
|
|
Premap Report
|
210 |
|
|
|
211 |
|
|
Synopsys Lattice Technology Pre-mapping, Version maplat, Build 618R, Built Mar 14 2013 09:13:46
|
212 |
|
|
Copyright (C) 1994-2012, Synopsys Inc. This software the associated documentation are confidential and proprietary to Synopsys, Inc. Your use or disclosure of this software subject to the terms and conditions of a written license agreement between you, or your company, and Synopsys, Inc.
|
213 |
|
|
Product Version G-2012.09L-SP1
|
214 |
|
|
|
215 |
|
|
Mapper Startup Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 91MB peak: 92MB)
|
216 |
|
|
|
217 |
|
|
@L: /home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/P6809/P6809_scck.rpt
|
218 |
|
|
Printing clock summary report in "/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/P6809/P6809_scck.rpt" file
|
219 |
|
|
@N: MF248 |Running in 64-bit mode.
|
220 |
|
|
@N: MF666 |Clock conversion enabled
|
221 |
|
|
|
222 |
10 |
ale500 |
Design Input Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 95MB peak: 96MB)
|
223 |
4 |
ale500 |
|
224 |
|
|
|
225 |
10 |
ale500 |
Mapper Initialization Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 95MB peak: 96MB)
|
226 |
4 |
ale500 |
|
227 |
|
|
|
228 |
10 |
ale500 |
Start loading timing files (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 109MB peak: 110MB)
|
229 |
4 |
ale500 |
|
230 |
|
|
|
231 |
10 |
ale500 |
Finished loading timing files (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 109MB peak: 112MB)
|
232 |
4 |
ale500 |
|
233 |
|
|
|
234 |
|
|
|
235 |
|
|
Clock Summary
|
236 |
|
|
**************
|
237 |
|
|
|
238 |
|
|
Start Requested Requested Clock Clock
|
239 |
|
|
Clock Frequency Period Type Group
|
240 |
|
|
----------------------------------------------------------------------------------------------------------------------
|
241 |
|
|
CC3_top|clk40_i 1.0 MHz 1000.000 inferred Autoconstr_clkgroup_0
|
242 |
10 |
ale500 |
CC3_top|div_derived_clock 1.0 MHz 1000.000 derived (from CC3_top|clk40_i) Autoconstr_clkgroup_0
|
243 |
4 |
ale500 |
CC3_top|cpu_clk_derived_clock 1.0 MHz 1000.000 derived (from CC3_top|clk40_i) Autoconstr_clkgroup_0
|
244 |
|
|
======================================================================================================================
|
245 |
|
|
|
246 |
10 |
ale500 |
@W: MT529 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/bios2k.v":74:10:74:21|Found inferred clock CC3_top|clk40_i which controls 95 sequential elements including bios.bios2k_0_0_1. This clock has no specified timing constraint which may prevent conversion of gated or generated clocks and may adversely impact design performance.
|
247 |
4 |
ale500 |
|
248 |
|
|
syn_allowed_resources : blockrams=26 set on top level netlist CC3_top
|
249 |
|
|
Finished Pre Mapping Phase.Pre-mapping successful!
|
250 |
|
|
|
251 |
10 |
ale500 |
At Mapper Exit (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 72MB peak: 137MB)
|
252 |
4 |
ale500 |
|
253 |
|
|
Process took 0h:00m:01s realtime, 0h:00m:01s cputime
|
254 |
10 |
ale500 |
# Sun Jun 22 08:17:24 2014
|
255 |
4 |
ale500 |
|
256 |
|
|
###########################################################]
|
257 |
|
|
Map & Optimize Report
|
258 |
|
|
|
259 |
|
|
Synopsys Lattice Technology Mapper, Version maplat, Build 618R, Built Mar 14 2013 09:13:46
|
260 |
|
|
Copyright (C) 1994-2012, Synopsys Inc. This software the associated documentation are confidential and proprietary to Synopsys, Inc. Your use or disclosure of this software subject to the terms and conditions of a written license agreement between you, or your company, and Synopsys, Inc.
|
261 |
|
|
Product Version G-2012.09L-SP1
|
262 |
|
|
|
263 |
|
|
Mapper Startup Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 91MB peak: 92MB)
|
264 |
|
|
|
265 |
|
|
@N: MF248 |Running in 64-bit mode.
|
266 |
|
|
@N: MF666 |Clock conversion enabled
|
267 |
|
|
|
268 |
|
|
Design Input Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 91MB peak: 92MB)
|
269 |
|
|
|
270 |
|
|
|
271 |
|
|
Mapper Initialization Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 91MB peak: 92MB)
|
272 |
|
|
|
273 |
|
|
|
274 |
|
|
Start loading timing files (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 105MB peak: 106MB)
|
275 |
|
|
|
276 |
|
|
|
277 |
|
|
Finished loading timing files (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 105MB peak: 108MB)
|
278 |
|
|
|
279 |
|
|
|
280 |
|
|
|
281 |
10 |
ale500 |
Starting Optimization and Mapping (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 134MB peak: 136MB)
|
282 |
4 |
ale500 |
|
283 |
|
|
|
284 |
|
|
Available hyper_sources - for debug and ip models
|
285 |
|
|
None Found
|
286 |
|
|
|
287 |
|
|
@N: MT206 |Auto Constrain mode is enabled
|
288 |
|
|
|
289 |
10 |
ale500 |
Finished RTL optimizations (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 134MB peak: 136MB)
|
290 |
4 |
ale500 |
|
291 |
10 |
ale500 |
@N: BN362 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Removing sequential instance k_reg_nmi[0] in hierarchy view:work.MC6809_cpu(verilog) because there are no references to its outputs
|
292 |
|
|
@N: BN362 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Removing sequential instance k_reg_firq[0] in hierarchy view:work.MC6809_cpu(verilog) because there are no references to its outputs
|
293 |
|
|
@N: BN362 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Removing sequential instance k_reg_irq[0] in hierarchy view:work.MC6809_cpu(verilog) because there are no references to its outputs
|
294 |
|
|
@N:"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Found updn counter in view:work.regblock(verilog) inst SU[15:0]
|
295 |
|
|
@N:"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Found updn counter in view:work.regblock(verilog) inst SS[15:0]
|
296 |
|
|
@N:"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Found counter in view:work.vgatext(verilog) inst x_cnt[6:0]
|
297 |
|
|
@N:"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Found counter in view:work.vgatext(verilog) inst y_cnt[6:0]
|
298 |
|
|
@N:"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":118:0:118:5|Found counter in view:work.vgatext(verilog) inst line_cnt[3:0]
|
299 |
|
|
@N:"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":51:0:51:5|Found counter in view:work.vgatext(verilog) inst vsync_cnt[10:0]
|
300 |
|
|
@N:"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":51:0:51:5|Found counter in view:work.vgatext(verilog) inst blink_cnt[5:0]
|
301 |
|
|
@N:"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":51:0:51:5|Found counter in view:work.vgatext(verilog) inst hsync_cnt[10:0]
|
302 |
|
|
@N: BN362 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Removing sequential instance k_reg_nmi[1] in hierarchy view:work.MC6809_cpu(verilog) because there are no references to its outputs
|
303 |
|
|
@N: BN362 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Removing sequential instance k_reg_firq[1] in hierarchy view:work.MC6809_cpu(verilog) because there are no references to its outputs
|
304 |
|
|
@N: BN362 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Removing sequential instance k_reg_irq[1] in hierarchy view:work.MC6809_cpu(verilog) because there are no references to its outputs
|
305 |
4 |
ale500 |
|
306 |
10 |
ale500 |
Finished factoring (Real Time elapsed 0h:00m:02s; CPU Time elapsed 0h:00m:02s; Memory used current: 170MB peak: 171MB)
|
307 |
4 |
ale500 |
|
308 |
10 |
ale500 |
@N: BN362 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Removing sequential instance cpu0.k_reg_nmi[2] in hierarchy view:work.CC3_top(verilog) because there are no references to its outputs
|
309 |
|
|
@N: BN362 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Removing sequential instance cpu0.k_reg_firq[2] in hierarchy view:work.CC3_top(verilog) because there are no references to its outputs
|
310 |
|
|
@N: BN362 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Removing sequential instance cpu0.k_reg_irq[2] in hierarchy view:work.CC3_top(verilog) because there are no references to its outputs
|
311 |
4 |
ale500 |
|
312 |
10 |
ale500 |
Finished gated-clock and generated-clock conversion (Real Time elapsed 0h:00m:02s; CPU Time elapsed 0h:00m:02s; Memory used current: 164MB peak: 174MB)
|
313 |
4 |
ale500 |
|
314 |
|
|
|
315 |
|
|
|
316 |
10 |
ale500 |
Finished generic timing optimizations - Pass 1 (Real Time elapsed 0h:00m:03s; CPU Time elapsed 0h:00m:03s; Memory used current: 150MB peak: 174MB)
|
317 |
4 |
ale500 |
|
318 |
10 |
ale500 |
@N: FA113 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":222:2:222:5|Pipelining module ea_reg_post_o[15:0]
|
319 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Register IX[15:0] pushed in.
|
320 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Register IY[15:0] pushed in.
|
321 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Register k_ind_ea[7:0] pushed in.
|
322 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Register DP[7:0] pushed in.
|
323 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Register ACCB[7:0] pushed in.
|
324 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Register eflag pushed in.
|
325 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Register fflag pushed in.
|
326 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Register hflag pushed in.
|
327 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Register intff pushed in.
|
328 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Register nff pushed in.
|
329 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Register zff pushed in.
|
330 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Register vff pushed in.
|
331 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Register cff pushed in.
|
332 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Register PC[15:0] pushed in.
|
333 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":123:0:123:5|Register ACCA[7:0] pushed in.
|
334 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Register k_write_pc pushed in.
|
335 |
|
|
@N: MF169 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Register k_inc_pc pushed in.
|
336 |
|
|
@N: FX404 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/regblock.v":115:19:115:32|Found addmux in view:work.CC3_top(verilog) inst cpu0.regs.right[15:0] from cpu0.regs.pc_plus_1[15:0]
|
337 |
|
|
@N: FX404 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":282:2:282:3|Found addmux in view:work.CC3_top(verilog) inst cpu0.regs.k_new_pc_2[15:0] from cpu0.un1_regs_o_pc[15:0]
|
338 |
4 |
ale500 |
|
339 |
10 |
ale500 |
Starting Early Timing Optimization (Real Time elapsed 0h:00m:09s; CPU Time elapsed 0h:00m:09s; Memory used current: 152MB peak: 174MB)
|
340 |
4 |
ale500 |
|
341 |
|
|
|
342 |
10 |
ale500 |
Finished Early Timing Optimization (Real Time elapsed 0h:00m:11s; CPU Time elapsed 0h:00m:11s; Memory used current: 163MB peak: 174MB)
|
343 |
4 |
ale500 |
|
344 |
|
|
|
345 |
10 |
ale500 |
Finished generic timing optimizations - Pass 2 (Real Time elapsed 0h:00m:11s; CPU Time elapsed 0h:00m:11s; Memory used current: 162MB peak: 174MB)
|
346 |
4 |
ale500 |
|
347 |
|
|
|
348 |
10 |
ale500 |
Finished preparing to map (Real Time elapsed 0h:00m:12s; CPU Time elapsed 0h:00m:12s; Memory used current: 162MB peak: 174MB)
|
349 |
4 |
ale500 |
|
350 |
|
|
|
351 |
10 |
ale500 |
Finished technology mapping (Real Time elapsed 0h:00m:14s; CPU Time elapsed 0h:00m:14s; Memory used current: 207MB peak: 228MB)
|
352 |
4 |
ale500 |
|
353 |
|
|
Pass CPU time Worst Slack Luts / Registers
|
354 |
|
|
------------------------------------------------------------
|
355 |
|
|
Pass CPU time Worst Slack Luts / Registers
|
356 |
|
|
------------------------------------------------------------
|
357 |
10 |
ale500 |
1 0h:00m:15s -5.66ns 2142 / 580
|
358 |
|
|
2 0h:00m:15s -5.55ns 2137 / 580
|
359 |
|
|
3 0h:00m:15s -5.55ns 2137 / 580
|
360 |
4 |
ale500 |
------------------------------------------------------------
|
361 |
|
|
|
362 |
10 |
ale500 |
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_postbyte[5]" with 23 loads replicated 2 times to improve timing
|
363 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_postbyte[4]" with 19 loads replicated 1 times to improve timing
|
364 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_opcode[3]" with 57 loads replicated 3 times to improve timing
|
365 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_opcode[1]" with 53 loads replicated 2 times to improve timing
|
366 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_opcode[2]" with 53 loads replicated 2 times to improve timing
|
367 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_opcode[0]" with 49 loads replicated 2 times to improve timing
|
368 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_postbyte[7]" with 28 loads replicated 2 times to improve timing
|
369 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_postbyte[3]" with 20 loads replicated 1 times to improve timing
|
370 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_postbyte[2]" with 18 loads replicated 1 times to improve timing
|
371 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_postbyte[1]" with 16 loads replicated 2 times to improve timing
|
372 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_ind_ea[7]" with 32 loads replicated 2 times to improve timing
|
373 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_ind_ea[1]" with 30 loads replicated 2 times to improve timing
|
374 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_postbyte[6]" with 22 loads replicated 2 times to improve timing
|
375 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_opcode[6]" with 54 loads replicated 3 times to improve timing
|
376 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_opcode[7]" with 46 loads replicated 3 times to improve timing
|
377 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_postbyte[0]" with 29 loads replicated 2 times to improve timing
|
378 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_opcode[5]" with 45 loads replicated 3 times to improve timing
|
379 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_opcode[4]" with 40 loads replicated 3 times to improve timing
|
380 |
4 |
ale500 |
Timing driven replication report
|
381 |
10 |
ale500 |
Added 38 Registers via timing driven replication
|
382 |
|
|
Added 0 LUTs via timing driven replication
|
383 |
4 |
ale500 |
|
384 |
|
|
|
385 |
10 |
ale500 |
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_ind_ea[2]" with 22 loads replicated 2 times to improve timing
|
386 |
|
|
@N: FX271 :|Instance "cpu0.regs.IY_pipe_14" with 16 loads replicated 2 times to improve timing
|
387 |
|
|
@N: FX271 :|Instance "cpu0.regs.IX_pipe_14" with 16 loads replicated 2 times to improve timing
|
388 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.state[3]" with 59 loads replicated 3 times to improve timing
|
389 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.state[2]" with 60 loads replicated 3 times to improve timing
|
390 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/alu16.v":35:0:35:5|Instance "cpu0.alu.rop_in[1]" with 60 loads replicated 2 times to improve timing
|
391 |
|
|
Added 14 Registers via timing driven replication
|
392 |
|
|
Added 6 LUTs via timing driven replication
|
393 |
4 |
ale500 |
|
394 |
|
|
Pass CPU time Worst Slack Luts / Registers
|
395 |
|
|
------------------------------------------------------------
|
396 |
10 |
ale500 |
1 0h:00m:16s -3.72ns 2176 / 632
|
397 |
4 |
ale500 |
------------------------------------------------------------
|
398 |
|
|
|
399 |
|
|
|
400 |
10 |
ale500 |
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/vgatext.v":64:10:64:33|Instance "textctrl.vsync_cnt_2_sqmuxa_i_0_o3" with 58 loads replicated 1 times to improve timing
|
401 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_ind_ea[3]" with 12 loads replicated 2 times to improve timing
|
402 |
|
|
@N: FX271 :"/home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/rtl/verilog/MC6809_cpu.v":319:0:319:5|Instance "cpu0.k_ind_ea[0]" with 21 loads replicated 1 times to improve timing
|
403 |
|
|
Added 3 Registers via timing driven replication
|
404 |
|
|
Added 1 LUTs via timing driven replication
|
405 |
4 |
ale500 |
|
406 |
|
|
Pass CPU time Worst Slack Luts / Registers
|
407 |
|
|
------------------------------------------------------------
|
408 |
10 |
ale500 |
1 0h:00m:16s -4.00ns 2185 / 635
|
409 |
|
|
2 0h:00m:16s -3.70ns 2184 / 635
|
410 |
|
|
3 0h:00m:16s -3.64ns 2184 / 635
|
411 |
4 |
ale500 |
------------------------------------------------------------
|
412 |
|
|
|
413 |
|
|
|
414 |
10 |
ale500 |
Finished technology timing optimizations and critical path resynthesis (Real Time elapsed 0h:00m:17s; CPU Time elapsed 0h:00m:17s; Memory used current: 169MB peak: 228MB)
|
415 |
4 |
ale500 |
|
416 |
|
|
@N: FX164 |The option to pack flops in the IOB has not been specified
|
417 |
|
|
|
418 |
10 |
ale500 |
Finished restoring hierarchy (Real Time elapsed 0h:00m:17s; CPU Time elapsed 0h:00m:17s; Memory used current: 171MB peak: 228MB)
|
419 |
4 |
ale500 |
|
420 |
|
|
|
421 |
|
|
|
422 |
|
|
#### START OF CLOCK OPTIMIZATION REPORT #####[
|
423 |
|
|
|
424 |
10 |
ale500 |
1 non-gated/non-generated clock tree(s) driving 651 clock pin(s) of sequential element(s)
|
425 |
4 |
ale500 |
|
426 |
10 |
ale500 |
315 @K:conv_instances converted, 0 sequential instances remain driven by gated/generated clocks
|
427 |
4 |
ale500 |
|
428 |
|
|
=========================== Non-Gated/Non-Generated Clocks ============================
|
429 |
|
|
Clock Tree ID Driving Element Drive Element Type Fanout Sample Instance
|
430 |
|
|
---------------------------------------------------------------------------------------
|
431 |
10 |
ale500 |
@K:CKID0001 clk40_i port 651 div
|
432 |
4 |
ale500 |
=======================================================================================
|
433 |
|
|
===== Gated/Generated Clocks =====
|
434 |
|
|
************** None **************
|
435 |
|
|
----------------------------------
|
436 |
|
|
==================================
|
437 |
|
|
|
438 |
|
|
|
439 |
|
|
##### END OF CLOCK OPTIMIZATION REPORT ######]
|
440 |
|
|
|
441 |
|
|
Writing Analyst data base /home/pacito/02_Elektronik/020_V6809/6809/opencores/trunk/syn/lattice/P6809/P6809.srm
|
442 |
|
|
|
443 |
10 |
ale500 |
Finished Writing Netlist Databases (Real Time elapsed 0h:00m:18s; CPU Time elapsed 0h:00m:18s; Memory used current: 173MB peak: 228MB)
|
444 |
4 |
ale500 |
|
445 |
|
|
Writing EDIF Netlist and constraint files
|
446 |
|
|
G-2012.09L-SP1
|
447 |
|
|
@N: BW106 |Synplicity Constraint File capacitance units using default value of 1pF
|
448 |
|
|
|
449 |
10 |
ale500 |
Finished Writing EDIF Netlist and constraint files (Real Time elapsed 0h:00m:19s; CPU Time elapsed 0h:00m:18s; Memory used current: 178MB peak: 228MB)
|
450 |
4 |
ale500 |
|
451 |
10 |
ale500 |
@W: MT420 |Found inferred clock CC3_top|clk40_i with period 13.45ns. Please declare a user-defined clock on object "p:clk40_i"
|
452 |
4 |
ale500 |
|
453 |
|
|
|
454 |
|
|
|
455 |
|
|
##### START OF TIMING REPORT #####[
|
456 |
10 |
ale500 |
# Timing Report written on Sun Jun 22 08:17:43 2014
|
457 |
4 |
ale500 |
#
|
458 |
|
|
|
459 |
|
|
|
460 |
|
|
Top view: CC3_top
|
461 |
10 |
ale500 |
Requested Frequency: 74.3 MHz
|
462 |
4 |
ale500 |
Wire load mode: top
|
463 |
|
|
Paths requested: 5
|
464 |
|
|
Constraint File(s):
|
465 |
|
|
@N: MT320 |Timing report estimates place and route data. Please look at the place and route timing report for final timing.
|
466 |
|
|
|
467 |
|
|
@N: MT322 |Clock constraints cover only FF-to-FF paths associated with the clock.
|
468 |
|
|
|
469 |
|
|
|
470 |
|
|
|
471 |
|
|
Performance Summary
|
472 |
|
|
*******************
|
473 |
|
|
|
474 |
|
|
|
475 |
10 |
ale500 |
Worst slack in design: -2.030
|
476 |
4 |
ale500 |
|
477 |
|
|
Requested Estimated Requested Estimated Clock Clock
|
478 |
|
|
Starting Clock Frequency Frequency Period Period Slack Type Group
|
479 |
|
|
-------------------------------------------------------------------------------------------------------------------------
|
480 |
10 |
ale500 |
CC3_top|clk40_i 74.3 MHz 64.6 MHz 13.451 15.482 -2.030 inferred Autoconstr_clkgroup_0
|
481 |
4 |
ale500 |
=========================================================================================================================
|
482 |
|
|
|
483 |
|
|
|
484 |
|
|
|
485 |
|
|
|
486 |
|
|
|
487 |
|
|
Clock Relationships
|
488 |
|
|
*******************
|
489 |
|
|
|
490 |
|
|
Clocks | rise to rise | fall to fall | rise to fall | fall to rise
|
491 |
|
|
-------------------------------------------------------------------------------------------------------------------------
|
492 |
|
|
Starting Ending | constraint slack | constraint slack | constraint slack | constraint slack
|
493 |
|
|
-------------------------------------------------------------------------------------------------------------------------
|
494 |
10 |
ale500 |
CC3_top|clk40_i CC3_top|clk40_i | 13.452 -2.030 | No paths - | No paths - | No paths -
|
495 |
4 |
ale500 |
=========================================================================================================================
|
496 |
|
|
Note: 'No paths' indicates there are no paths in the design for that pair of clock edges.
|
497 |
|
|
'Diff grp' indicates that paths exist but the starting clock and ending clock are in different clock groups.
|
498 |
|
|
|
499 |
|
|
|
500 |
|
|
|
501 |
|
|
Interface Information
|
502 |
|
|
*********************
|
503 |
|
|
|
504 |
|
|
No IO constraint found
|
505 |
|
|
|
506 |
|
|
|
507 |
|
|
|
508 |
|
|
====================================
|
509 |
|
|
Detailed Report for Clock: CC3_top|clk40_i
|
510 |
|
|
====================================
|
511 |
|
|
|
512 |
|
|
|
513 |
|
|
|
514 |
|
|
Starting Points with Worst Slack
|
515 |
|
|
********************************
|
516 |
|
|
|
517 |
10 |
ale500 |
Starting Arrival
|
518 |
|
|
Instance Reference Type Pin Net Time Slack
|
519 |
|
|
Clock
|
520 |
|
|
--------------------------------------------------------------------------------------------------------------
|
521 |
|
|
cpu0.regs.IX_pipe_14_fast CC3_top|clk40_i FD1P3AX Q IX_0_sqmuxaf_fast 1.044 -2.030
|
522 |
|
|
cpu0.regs.IY_pipe_14_fast CC3_top|clk40_i FD1P3AX Q IY_1_sqmuxaf_fast 1.044 -2.030
|
523 |
|
|
cpu0.regs.IX_pipe_77 CC3_top|clk40_i FD1P3AX Q left_1f_0[0] 0.972 -1.958
|
524 |
|
|
cpu0.regs.IX_pipe_78 CC3_top|clk40_i FD1P3AX Q ea_reg_postf_0[0] 0.972 -1.958
|
525 |
|
|
cpu0.regs.IY_pipe_77 CC3_top|clk40_i FD1P3AX Q left_1f[0] 0.972 -1.958
|
526 |
|
|
cpu0.regs.IY_pipe_78 CC3_top|clk40_i FD1P3AX Q ea_reg_postf[0] 0.972 -1.958
|
527 |
|
|
cpu0.regs.IX_pipe_14_rep1 CC3_top|clk40_i FD1P3AX Q IX_0_sqmuxaf_rep1 1.180 -1.816
|
528 |
|
|
cpu0.regs.IY_pipe_14_rep1 CC3_top|clk40_i FD1P3AX Q IY_1_sqmuxaf_rep1 1.180 -1.816
|
529 |
|
|
cpu0.k_ind_ea_fast[1] CC3_top|clk40_i FD1P3AX Q k_ind_ea_fast[1] 1.180 -1.721
|
530 |
|
|
cpu0.regs.IX_pipe_67 CC3_top|clk40_i FD1P3AX Q left_1f_0[2] 0.972 -1.608
|
531 |
|
|
==============================================================================================================
|
532 |
4 |
ale500 |
|
533 |
|
|
|
534 |
|
|
Ending Points with Worst Slack
|
535 |
|
|
******************************
|
536 |
|
|
|
537 |
10 |
ale500 |
Starting Required
|
538 |
|
|
Instance Reference Type Pin Net Time Slack
|
539 |
|
|
Clock
|
540 |
|
|
---------------------------------------------------------------------------------------------------------
|
541 |
|
|
cpu0.regs.SS[10] CC3_top|clk40_i FD1P3AX D SS_lm[10] 13.540 -2.030
|
542 |
|
|
cpu0.regs.SU[10] CC3_top|clk40_i FD1P3AX D SU_lm[10] 13.540 -2.030
|
543 |
|
|
cpu0.regs.SS[13] CC3_top|clk40_i FD1P3AX D SS_lm[13] 13.540 -1.513
|
544 |
|
|
cpu0.regs.SU[13] CC3_top|clk40_i FD1P3AX D SU_lm[13] 13.540 -1.513
|
545 |
|
|
cpu0.regs.SS[11] CC3_top|clk40_i FD1P3AX D SS_lm[11] 13.540 -1.343
|
546 |
|
|
cpu0.regs.SU[11] CC3_top|clk40_i FD1P3AX D SU_lm[11] 13.540 -1.343
|
547 |
|
|
cpu0.regs.SS[9] CC3_top|clk40_i FD1P3AX D SS_lm[9] 13.540 -1.246
|
548 |
|
|
cpu0.regs.SU[9] CC3_top|clk40_i FD1P3AX D SU_lm[9] 13.540 -1.246
|
549 |
|
|
cpu0.k_cpu_addr[15] CC3_top|clk40_i FD1P3AX D k_cpu_addr_28[15] 13.540 -0.944
|
550 |
|
|
cpu0.regs.SS[4] CC3_top|clk40_i FD1P3AX D SS_lm[4] 13.540 -0.839
|
551 |
|
|
=========================================================================================================
|
552 |
4 |
ale500 |
|
553 |
|
|
|
554 |
|
|
|
555 |
|
|
Worst Path Information
|
556 |
|
|
***********************
|
557 |
|
|
|
558 |
|
|
|
559 |
|
|
Path information for path number 1:
|
560 |
10 |
ale500 |
Requested Period: 13.451
|
561 |
4 |
ale500 |
- Setup time: -0.089
|
562 |
|
|
+ Clock delay at ending point: 0.000 (ideal)
|
563 |
10 |
ale500 |
= Required time: 13.540
|
564 |
4 |
ale500 |
|
565 |
10 |
ale500 |
- Propagation time: 15.571
|
566 |
4 |
ale500 |
- Clock delay at starting point: 0.000 (ideal)
|
567 |
10 |
ale500 |
= Slack (critical) : -2.030
|
568 |
4 |
ale500 |
|
569 |
10 |
ale500 |
Number of logic level(s): 17
|
570 |
|
|
Starting point: cpu0.regs.IX_pipe_14_fast / Q
|
571 |
|
|
Ending point: cpu0.regs.SS[10] / D
|
572 |
4 |
ale500 |
The start point is clocked by CC3_top|clk40_i [rising] on pin CK
|
573 |
|
|
The end point is clocked by CC3_top|clk40_i [rising] on pin CK
|
574 |
|
|
|
575 |
10 |
ale500 |
Instance / Net Pin Pin Arrival No. of
|
576 |
|
|
Name Type Name Dir Delay Time Fan Out(s)
|
577 |
|
|
--------------------------------------------------------------------------------------------------------
|
578 |
|
|
cpu0.regs.IX_pipe_14_fast FD1P3AX Q Out 1.044 1.044 -
|
579 |
|
|
IX_0_sqmuxaf_fast Net - - - - 2
|
580 |
|
|
cpu0.regs.IX_10_0[0] ORCALUT4 A In 0.000 1.044 -
|
581 |
|
|
cpu0.regs.IX_10_0[0] ORCALUT4 Z Out 1.017 2.061 -
|
582 |
|
|
N_629 Net - - - - 1
|
583 |
|
|
cpu0.regs.IX_10[0] ORCALUT4 B In 0.000 2.061 -
|
584 |
|
|
cpu0.regs.IX_10[0] ORCALUT4 Z Out 1.153 3.213 -
|
585 |
|
|
IX[0] Net - - - - 3
|
586 |
|
|
cpu0.regs.ea.ea_reg_3_am[0] ORCALUT4 B In 0.000 3.213 -
|
587 |
|
|
cpu0.regs.ea.ea_reg_3_am[0] ORCALUT4 Z Out 1.017 4.230 -
|
588 |
|
|
ea_reg_3_am[0] Net - - - - 1
|
589 |
|
|
cpu0.regs.ea.ea_reg_3[0] PFUMX BLUT In 0.000 4.230 -
|
590 |
|
|
cpu0.regs.ea.ea_reg_3[0] PFUMX Z Out 0.422 4.652 -
|
591 |
|
|
ea_reg[0] Net - - - - 5
|
592 |
|
|
cpu0.regs.ea.un1_pc_0[0] ORCALUT4 C In 0.000 4.652 -
|
593 |
|
|
cpu0.regs.ea.un1_pc_0[0] ORCALUT4 Z Out 1.089 5.741 -
|
594 |
|
|
N_72_0 Net - - - - 2
|
595 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_0_0 CCU2D C1 In 0.000 5.741 -
|
596 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_0_0 CCU2D COUT Out 1.544 7.286 -
|
597 |
|
|
eamem_addr_o_cry_0 Net - - - - 1
|
598 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_1_0 CCU2D CIN In 0.000 7.286 -
|
599 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_1_0 CCU2D COUT Out 0.143 7.428 -
|
600 |
|
|
eamem_addr_o_cry_2 Net - - - - 1
|
601 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_3_0 CCU2D CIN In 0.000 7.428 -
|
602 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_3_0 CCU2D COUT Out 0.143 7.571 -
|
603 |
|
|
eamem_addr_o_cry_4 Net - - - - 1
|
604 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_5_0 CCU2D CIN In 0.000 7.571 -
|
605 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_5_0 CCU2D COUT Out 0.143 7.714 -
|
606 |
|
|
eamem_addr_o_cry_6 Net - - - - 1
|
607 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_7_0 CCU2D CIN In 0.000 7.714 -
|
608 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_7_0 CCU2D COUT Out 0.143 7.857 -
|
609 |
|
|
eamem_addr_o_cry_8 Net - - - - 1
|
610 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_9_0 CCU2D CIN In 0.000 7.857 -
|
611 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_9_0 CCU2D S1 Out 1.725 9.582 -
|
612 |
|
|
regs_o_eamem_addr[10] Net - - - - 4
|
613 |
|
|
cpu0.regs.datamux_o_dest_0[10] ORCALUT4 D In 0.000 9.582 -
|
614 |
|
|
cpu0.regs.datamux_o_dest_0[10] ORCALUT4 Z Out 1.017 10.599 -
|
615 |
|
|
N_1475 Net - - - - 1
|
616 |
|
|
cpu0.regs.datamux_o_dest[10] ORCALUT4 A In 0.000 10.599 -
|
617 |
|
|
cpu0.regs.datamux_o_dest[10] ORCALUT4 Z Out 1.089 11.688 -
|
618 |
|
|
datamux_o_dest[10] Net - - - - 2
|
619 |
|
|
cpu0.regs.path_left_data_RNI19RA1[10] ORCALUT4 B In 0.000 11.688 -
|
620 |
|
|
cpu0.regs.path_left_data_RNI19RA1[10] ORCALUT4 Z Out 1.233 12.920 -
|
621 |
|
|
left_1[10] Net - - - - 6
|
622 |
|
|
cpu0.regs.SS_16_0[10] ORCALUT4 B In 0.000 12.920 -
|
623 |
|
|
cpu0.regs.SS_16_0[10] ORCALUT4 Z Out 1.017 13.937 -
|
624 |
|
|
N_253 Net - - - - 1
|
625 |
|
|
cpu0.regs.SS_16[10] ORCALUT4 A In 0.000 13.937 -
|
626 |
|
|
cpu0.regs.SS_16[10] ORCALUT4 Z Out 1.017 14.954 -
|
627 |
|
|
SS_16[10] Net - - - - 1
|
628 |
|
|
cpu0.regs.SS_lm_0[10] ORCALUT4 A In 0.000 14.954 -
|
629 |
|
|
cpu0.regs.SS_lm_0[10] ORCALUT4 Z Out 0.617 15.571 -
|
630 |
|
|
SS_lm[10] Net - - - - 1
|
631 |
|
|
cpu0.regs.SS[10] FD1P3AX D In 0.000 15.571 -
|
632 |
|
|
========================================================================================================
|
633 |
4 |
ale500 |
|
634 |
|
|
|
635 |
|
|
Path information for path number 2:
|
636 |
10 |
ale500 |
Requested Period: 13.451
|
637 |
4 |
ale500 |
- Setup time: -0.089
|
638 |
|
|
+ Clock delay at ending point: 0.000 (ideal)
|
639 |
10 |
ale500 |
= Required time: 13.540
|
640 |
4 |
ale500 |
|
641 |
10 |
ale500 |
- Propagation time: 15.571
|
642 |
4 |
ale500 |
- Clock delay at starting point: 0.000 (ideal)
|
643 |
10 |
ale500 |
= Slack (critical) : -2.030
|
644 |
4 |
ale500 |
|
645 |
10 |
ale500 |
Number of logic level(s): 17
|
646 |
|
|
Starting point: cpu0.regs.IY_pipe_14_fast / Q
|
647 |
|
|
Ending point: cpu0.regs.SS[10] / D
|
648 |
4 |
ale500 |
The start point is clocked by CC3_top|clk40_i [rising] on pin CK
|
649 |
|
|
The end point is clocked by CC3_top|clk40_i [rising] on pin CK
|
650 |
|
|
|
651 |
10 |
ale500 |
Instance / Net Pin Pin Arrival No. of
|
652 |
|
|
Name Type Name Dir Delay Time Fan Out(s)
|
653 |
|
|
--------------------------------------------------------------------------------------------------------
|
654 |
|
|
cpu0.regs.IY_pipe_14_fast FD1P3AX Q Out 1.044 1.044 -
|
655 |
|
|
IY_1_sqmuxaf_fast Net - - - - 2
|
656 |
|
|
cpu0.regs.IY_10_0[0] ORCALUT4 A In 0.000 1.044 -
|
657 |
|
|
cpu0.regs.IY_10_0[0] ORCALUT4 Z Out 1.017 2.061 -
|
658 |
|
|
N_665 Net - - - - 1
|
659 |
|
|
cpu0.regs.IY_10[0] ORCALUT4 B In 0.000 2.061 -
|
660 |
|
|
cpu0.regs.IY_10[0] ORCALUT4 Z Out 1.153 3.213 -
|
661 |
|
|
IY[0] Net - - - - 3
|
662 |
|
|
cpu0.regs.ea.ea_reg_3_bm[0] ORCALUT4 B In 0.000 3.213 -
|
663 |
|
|
cpu0.regs.ea.ea_reg_3_bm[0] ORCALUT4 Z Out 1.017 4.230 -
|
664 |
|
|
ea_reg_3_bm[0] Net - - - - 1
|
665 |
|
|
cpu0.regs.ea.ea_reg_3[0] PFUMX ALUT In 0.000 4.230 -
|
666 |
|
|
cpu0.regs.ea.ea_reg_3[0] PFUMX Z Out 0.422 4.652 -
|
667 |
|
|
ea_reg[0] Net - - - - 5
|
668 |
|
|
cpu0.regs.ea.un1_pc_0[0] ORCALUT4 C In 0.000 4.652 -
|
669 |
|
|
cpu0.regs.ea.un1_pc_0[0] ORCALUT4 Z Out 1.089 5.741 -
|
670 |
|
|
N_72_0 Net - - - - 2
|
671 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_0_0 CCU2D C1 In 0.000 5.741 -
|
672 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_0_0 CCU2D COUT Out 1.544 7.286 -
|
673 |
|
|
eamem_addr_o_cry_0 Net - - - - 1
|
674 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_1_0 CCU2D CIN In 0.000 7.286 -
|
675 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_1_0 CCU2D COUT Out 0.143 7.428 -
|
676 |
|
|
eamem_addr_o_cry_2 Net - - - - 1
|
677 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_3_0 CCU2D CIN In 0.000 7.428 -
|
678 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_3_0 CCU2D COUT Out 0.143 7.571 -
|
679 |
|
|
eamem_addr_o_cry_4 Net - - - - 1
|
680 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_5_0 CCU2D CIN In 0.000 7.571 -
|
681 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_5_0 CCU2D COUT Out 0.143 7.714 -
|
682 |
|
|
eamem_addr_o_cry_6 Net - - - - 1
|
683 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_7_0 CCU2D CIN In 0.000 7.714 -
|
684 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_7_0 CCU2D COUT Out 0.143 7.857 -
|
685 |
|
|
eamem_addr_o_cry_8 Net - - - - 1
|
686 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_9_0 CCU2D CIN In 0.000 7.857 -
|
687 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_9_0 CCU2D S1 Out 1.725 9.582 -
|
688 |
|
|
regs_o_eamem_addr[10] Net - - - - 4
|
689 |
|
|
cpu0.regs.datamux_o_dest_0[10] ORCALUT4 D In 0.000 9.582 -
|
690 |
|
|
cpu0.regs.datamux_o_dest_0[10] ORCALUT4 Z Out 1.017 10.599 -
|
691 |
|
|
N_1475 Net - - - - 1
|
692 |
|
|
cpu0.regs.datamux_o_dest[10] ORCALUT4 A In 0.000 10.599 -
|
693 |
|
|
cpu0.regs.datamux_o_dest[10] ORCALUT4 Z Out 1.089 11.688 -
|
694 |
|
|
datamux_o_dest[10] Net - - - - 2
|
695 |
|
|
cpu0.regs.path_left_data_RNI19RA1[10] ORCALUT4 B In 0.000 11.688 -
|
696 |
|
|
cpu0.regs.path_left_data_RNI19RA1[10] ORCALUT4 Z Out 1.233 12.920 -
|
697 |
|
|
left_1[10] Net - - - - 6
|
698 |
|
|
cpu0.regs.SS_16_0[10] ORCALUT4 B In 0.000 12.920 -
|
699 |
|
|
cpu0.regs.SS_16_0[10] ORCALUT4 Z Out 1.017 13.937 -
|
700 |
|
|
N_253 Net - - - - 1
|
701 |
|
|
cpu0.regs.SS_16[10] ORCALUT4 A In 0.000 13.937 -
|
702 |
|
|
cpu0.regs.SS_16[10] ORCALUT4 Z Out 1.017 14.954 -
|
703 |
|
|
SS_16[10] Net - - - - 1
|
704 |
|
|
cpu0.regs.SS_lm_0[10] ORCALUT4 A In 0.000 14.954 -
|
705 |
|
|
cpu0.regs.SS_lm_0[10] ORCALUT4 Z Out 0.617 15.571 -
|
706 |
|
|
SS_lm[10] Net - - - - 1
|
707 |
|
|
cpu0.regs.SS[10] FD1P3AX D In 0.000 15.571 -
|
708 |
|
|
========================================================================================================
|
709 |
4 |
ale500 |
|
710 |
|
|
|
711 |
|
|
Path information for path number 3:
|
712 |
10 |
ale500 |
Requested Period: 13.451
|
713 |
4 |
ale500 |
- Setup time: -0.089
|
714 |
|
|
+ Clock delay at ending point: 0.000 (ideal)
|
715 |
10 |
ale500 |
= Required time: 13.540
|
716 |
4 |
ale500 |
|
717 |
10 |
ale500 |
- Propagation time: 15.571
|
718 |
4 |
ale500 |
- Clock delay at starting point: 0.000 (ideal)
|
719 |
10 |
ale500 |
= Slack (critical) : -2.030
|
720 |
4 |
ale500 |
|
721 |
10 |
ale500 |
Number of logic level(s): 17
|
722 |
|
|
Starting point: cpu0.regs.IX_pipe_14_fast / Q
|
723 |
|
|
Ending point: cpu0.regs.SU[10] / D
|
724 |
4 |
ale500 |
The start point is clocked by CC3_top|clk40_i [rising] on pin CK
|
725 |
|
|
The end point is clocked by CC3_top|clk40_i [rising] on pin CK
|
726 |
|
|
|
727 |
10 |
ale500 |
Instance / Net Pin Pin Arrival No. of
|
728 |
|
|
Name Type Name Dir Delay Time Fan Out(s)
|
729 |
|
|
--------------------------------------------------------------------------------------------------------
|
730 |
|
|
cpu0.regs.IX_pipe_14_fast FD1P3AX Q Out 1.044 1.044 -
|
731 |
|
|
IX_0_sqmuxaf_fast Net - - - - 2
|
732 |
|
|
cpu0.regs.IX_10_0[0] ORCALUT4 A In 0.000 1.044 -
|
733 |
|
|
cpu0.regs.IX_10_0[0] ORCALUT4 Z Out 1.017 2.061 -
|
734 |
|
|
N_629 Net - - - - 1
|
735 |
|
|
cpu0.regs.IX_10[0] ORCALUT4 B In 0.000 2.061 -
|
736 |
|
|
cpu0.regs.IX_10[0] ORCALUT4 Z Out 1.153 3.213 -
|
737 |
|
|
IX[0] Net - - - - 3
|
738 |
|
|
cpu0.regs.ea.ea_reg_3_am[0] ORCALUT4 B In 0.000 3.213 -
|
739 |
|
|
cpu0.regs.ea.ea_reg_3_am[0] ORCALUT4 Z Out 1.017 4.230 -
|
740 |
|
|
ea_reg_3_am[0] Net - - - - 1
|
741 |
|
|
cpu0.regs.ea.ea_reg_3[0] PFUMX BLUT In 0.000 4.230 -
|
742 |
|
|
cpu0.regs.ea.ea_reg_3[0] PFUMX Z Out 0.422 4.652 -
|
743 |
|
|
ea_reg[0] Net - - - - 5
|
744 |
|
|
cpu0.regs.ea.un1_pc_0[0] ORCALUT4 C In 0.000 4.652 -
|
745 |
|
|
cpu0.regs.ea.un1_pc_0[0] ORCALUT4 Z Out 1.089 5.741 -
|
746 |
|
|
N_72_0 Net - - - - 2
|
747 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_0_0 CCU2D C1 In 0.000 5.741 -
|
748 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_0_0 CCU2D COUT Out 1.544 7.286 -
|
749 |
|
|
eamem_addr_o_cry_0 Net - - - - 1
|
750 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_1_0 CCU2D CIN In 0.000 7.286 -
|
751 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_1_0 CCU2D COUT Out 0.143 7.428 -
|
752 |
|
|
eamem_addr_o_cry_2 Net - - - - 1
|
753 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_3_0 CCU2D CIN In 0.000 7.428 -
|
754 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_3_0 CCU2D COUT Out 0.143 7.571 -
|
755 |
|
|
eamem_addr_o_cry_4 Net - - - - 1
|
756 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_5_0 CCU2D CIN In 0.000 7.571 -
|
757 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_5_0 CCU2D COUT Out 0.143 7.714 -
|
758 |
|
|
eamem_addr_o_cry_6 Net - - - - 1
|
759 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_7_0 CCU2D CIN In 0.000 7.714 -
|
760 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_7_0 CCU2D COUT Out 0.143 7.857 -
|
761 |
|
|
eamem_addr_o_cry_8 Net - - - - 1
|
762 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_9_0 CCU2D CIN In 0.000 7.857 -
|
763 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_9_0 CCU2D S1 Out 1.725 9.582 -
|
764 |
|
|
regs_o_eamem_addr[10] Net - - - - 4
|
765 |
|
|
cpu0.regs.datamux_o_dest_0[10] ORCALUT4 D In 0.000 9.582 -
|
766 |
|
|
cpu0.regs.datamux_o_dest_0[10] ORCALUT4 Z Out 1.017 10.599 -
|
767 |
|
|
N_1475 Net - - - - 1
|
768 |
|
|
cpu0.regs.datamux_o_dest[10] ORCALUT4 A In 0.000 10.599 -
|
769 |
|
|
cpu0.regs.datamux_o_dest[10] ORCALUT4 Z Out 1.089 11.688 -
|
770 |
|
|
datamux_o_dest[10] Net - - - - 2
|
771 |
|
|
cpu0.regs.path_left_data_RNI19RA1[10] ORCALUT4 B In 0.000 11.688 -
|
772 |
|
|
cpu0.regs.path_left_data_RNI19RA1[10] ORCALUT4 Z Out 1.233 12.920 -
|
773 |
|
|
left_1[10] Net - - - - 6
|
774 |
|
|
cpu0.regs.SU_16_0[10] ORCALUT4 B In 0.000 12.920 -
|
775 |
|
|
cpu0.regs.SU_16_0[10] ORCALUT4 Z Out 1.017 13.937 -
|
776 |
|
|
N_289 Net - - - - 1
|
777 |
|
|
cpu0.regs.SU_16[10] ORCALUT4 A In 0.000 13.937 -
|
778 |
|
|
cpu0.regs.SU_16[10] ORCALUT4 Z Out 1.017 14.954 -
|
779 |
|
|
SU_16[10] Net - - - - 1
|
780 |
|
|
cpu0.regs.SU_lm_0[10] ORCALUT4 A In 0.000 14.954 -
|
781 |
|
|
cpu0.regs.SU_lm_0[10] ORCALUT4 Z Out 0.617 15.571 -
|
782 |
|
|
SU_lm[10] Net - - - - 1
|
783 |
|
|
cpu0.regs.SU[10] FD1P3AX D In 0.000 15.571 -
|
784 |
|
|
========================================================================================================
|
785 |
4 |
ale500 |
|
786 |
|
|
|
787 |
|
|
Path information for path number 4:
|
788 |
10 |
ale500 |
Requested Period: 13.451
|
789 |
4 |
ale500 |
- Setup time: -0.089
|
790 |
|
|
+ Clock delay at ending point: 0.000 (ideal)
|
791 |
10 |
ale500 |
= Required time: 13.540
|
792 |
4 |
ale500 |
|
793 |
10 |
ale500 |
- Propagation time: 15.571
|
794 |
4 |
ale500 |
- Clock delay at starting point: 0.000 (ideal)
|
795 |
10 |
ale500 |
= Slack (critical) : -2.030
|
796 |
4 |
ale500 |
|
797 |
10 |
ale500 |
Number of logic level(s): 17
|
798 |
|
|
Starting point: cpu0.regs.IY_pipe_14_fast / Q
|
799 |
|
|
Ending point: cpu0.regs.SU[10] / D
|
800 |
4 |
ale500 |
The start point is clocked by CC3_top|clk40_i [rising] on pin CK
|
801 |
|
|
The end point is clocked by CC3_top|clk40_i [rising] on pin CK
|
802 |
|
|
|
803 |
10 |
ale500 |
Instance / Net Pin Pin Arrival No. of
|
804 |
|
|
Name Type Name Dir Delay Time Fan Out(s)
|
805 |
|
|
--------------------------------------------------------------------------------------------------------
|
806 |
|
|
cpu0.regs.IY_pipe_14_fast FD1P3AX Q Out 1.044 1.044 -
|
807 |
|
|
IY_1_sqmuxaf_fast Net - - - - 2
|
808 |
|
|
cpu0.regs.IY_10_0[0] ORCALUT4 A In 0.000 1.044 -
|
809 |
|
|
cpu0.regs.IY_10_0[0] ORCALUT4 Z Out 1.017 2.061 -
|
810 |
|
|
N_665 Net - - - - 1
|
811 |
|
|
cpu0.regs.IY_10[0] ORCALUT4 B In 0.000 2.061 -
|
812 |
|
|
cpu0.regs.IY_10[0] ORCALUT4 Z Out 1.153 3.213 -
|
813 |
|
|
IY[0] Net - - - - 3
|
814 |
|
|
cpu0.regs.ea.ea_reg_3_bm[0] ORCALUT4 B In 0.000 3.213 -
|
815 |
|
|
cpu0.regs.ea.ea_reg_3_bm[0] ORCALUT4 Z Out 1.017 4.230 -
|
816 |
|
|
ea_reg_3_bm[0] Net - - - - 1
|
817 |
|
|
cpu0.regs.ea.ea_reg_3[0] PFUMX ALUT In 0.000 4.230 -
|
818 |
|
|
cpu0.regs.ea.ea_reg_3[0] PFUMX Z Out 0.422 4.652 -
|
819 |
|
|
ea_reg[0] Net - - - - 5
|
820 |
|
|
cpu0.regs.ea.un1_pc_0[0] ORCALUT4 C In 0.000 4.652 -
|
821 |
|
|
cpu0.regs.ea.un1_pc_0[0] ORCALUT4 Z Out 1.089 5.741 -
|
822 |
|
|
N_72_0 Net - - - - 2
|
823 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_0_0 CCU2D C1 In 0.000 5.741 -
|
824 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_0_0 CCU2D COUT Out 1.544 7.286 -
|
825 |
|
|
eamem_addr_o_cry_0 Net - - - - 1
|
826 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_1_0 CCU2D CIN In 0.000 7.286 -
|
827 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_1_0 CCU2D COUT Out 0.143 7.428 -
|
828 |
|
|
eamem_addr_o_cry_2 Net - - - - 1
|
829 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_3_0 CCU2D CIN In 0.000 7.428 -
|
830 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_3_0 CCU2D COUT Out 0.143 7.571 -
|
831 |
|
|
eamem_addr_o_cry_4 Net - - - - 1
|
832 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_5_0 CCU2D CIN In 0.000 7.571 -
|
833 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_5_0 CCU2D COUT Out 0.143 7.714 -
|
834 |
|
|
eamem_addr_o_cry_6 Net - - - - 1
|
835 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_7_0 CCU2D CIN In 0.000 7.714 -
|
836 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_7_0 CCU2D COUT Out 0.143 7.857 -
|
837 |
|
|
eamem_addr_o_cry_8 Net - - - - 1
|
838 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_9_0 CCU2D CIN In 0.000 7.857 -
|
839 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_9_0 CCU2D S1 Out 1.725 9.582 -
|
840 |
|
|
regs_o_eamem_addr[10] Net - - - - 4
|
841 |
|
|
cpu0.regs.datamux_o_dest_0[10] ORCALUT4 D In 0.000 9.582 -
|
842 |
|
|
cpu0.regs.datamux_o_dest_0[10] ORCALUT4 Z Out 1.017 10.599 -
|
843 |
|
|
N_1475 Net - - - - 1
|
844 |
|
|
cpu0.regs.datamux_o_dest[10] ORCALUT4 A In 0.000 10.599 -
|
845 |
|
|
cpu0.regs.datamux_o_dest[10] ORCALUT4 Z Out 1.089 11.688 -
|
846 |
|
|
datamux_o_dest[10] Net - - - - 2
|
847 |
|
|
cpu0.regs.path_left_data_RNI19RA1[10] ORCALUT4 B In 0.000 11.688 -
|
848 |
|
|
cpu0.regs.path_left_data_RNI19RA1[10] ORCALUT4 Z Out 1.233 12.920 -
|
849 |
|
|
left_1[10] Net - - - - 6
|
850 |
|
|
cpu0.regs.SU_16_0[10] ORCALUT4 B In 0.000 12.920 -
|
851 |
|
|
cpu0.regs.SU_16_0[10] ORCALUT4 Z Out 1.017 13.937 -
|
852 |
|
|
N_289 Net - - - - 1
|
853 |
|
|
cpu0.regs.SU_16[10] ORCALUT4 A In 0.000 13.937 -
|
854 |
|
|
cpu0.regs.SU_16[10] ORCALUT4 Z Out 1.017 14.954 -
|
855 |
|
|
SU_16[10] Net - - - - 1
|
856 |
|
|
cpu0.regs.SU_lm_0[10] ORCALUT4 A In 0.000 14.954 -
|
857 |
|
|
cpu0.regs.SU_lm_0[10] ORCALUT4 Z Out 0.617 15.571 -
|
858 |
|
|
SU_lm[10] Net - - - - 1
|
859 |
|
|
cpu0.regs.SU[10] FD1P3AX D In 0.000 15.571 -
|
860 |
|
|
========================================================================================================
|
861 |
4 |
ale500 |
|
862 |
|
|
|
863 |
|
|
Path information for path number 5:
|
864 |
10 |
ale500 |
Requested Period: 13.451
|
865 |
4 |
ale500 |
- Setup time: -0.089
|
866 |
|
|
+ Clock delay at ending point: 0.000 (ideal)
|
867 |
10 |
ale500 |
= Required time: 13.540
|
868 |
4 |
ale500 |
|
869 |
10 |
ale500 |
- Propagation time: 15.499
|
870 |
4 |
ale500 |
- Clock delay at starting point: 0.000 (ideal)
|
871 |
10 |
ale500 |
= Slack (non-critical) : -1.958
|
872 |
4 |
ale500 |
|
873 |
10 |
ale500 |
Number of logic level(s): 17
|
874 |
|
|
Starting point: cpu0.regs.IX_pipe_77 / Q
|
875 |
|
|
Ending point: cpu0.regs.SS[10] / D
|
876 |
4 |
ale500 |
The start point is clocked by CC3_top|clk40_i [rising] on pin CK
|
877 |
|
|
The end point is clocked by CC3_top|clk40_i [rising] on pin CK
|
878 |
|
|
|
879 |
10 |
ale500 |
Instance / Net Pin Pin Arrival No. of
|
880 |
|
|
Name Type Name Dir Delay Time Fan Out(s)
|
881 |
|
|
--------------------------------------------------------------------------------------------------------
|
882 |
|
|
cpu0.regs.IX_pipe_77 FD1P3AX Q Out 0.972 0.972 -
|
883 |
|
|
left_1f_0[0] Net - - - - 1
|
884 |
|
|
cpu0.regs.IX_10_0[0] ORCALUT4 C In 0.000 0.972 -
|
885 |
|
|
cpu0.regs.IX_10_0[0] ORCALUT4 Z Out 1.017 1.989 -
|
886 |
|
|
N_629 Net - - - - 1
|
887 |
|
|
cpu0.regs.IX_10[0] ORCALUT4 B In 0.000 1.989 -
|
888 |
|
|
cpu0.regs.IX_10[0] ORCALUT4 Z Out 1.153 3.141 -
|
889 |
|
|
IX[0] Net - - - - 3
|
890 |
|
|
cpu0.regs.ea.ea_reg_3_am[0] ORCALUT4 B In 0.000 3.141 -
|
891 |
|
|
cpu0.regs.ea.ea_reg_3_am[0] ORCALUT4 Z Out 1.017 4.158 -
|
892 |
|
|
ea_reg_3_am[0] Net - - - - 1
|
893 |
|
|
cpu0.regs.ea.ea_reg_3[0] PFUMX BLUT In 0.000 4.158 -
|
894 |
|
|
cpu0.regs.ea.ea_reg_3[0] PFUMX Z Out 0.422 4.580 -
|
895 |
|
|
ea_reg[0] Net - - - - 5
|
896 |
|
|
cpu0.regs.ea.un1_pc_0[0] ORCALUT4 C In 0.000 4.580 -
|
897 |
|
|
cpu0.regs.ea.un1_pc_0[0] ORCALUT4 Z Out 1.089 5.669 -
|
898 |
|
|
N_72_0 Net - - - - 2
|
899 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_0_0 CCU2D C1 In 0.000 5.669 -
|
900 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_0_0 CCU2D COUT Out 1.544 7.214 -
|
901 |
|
|
eamem_addr_o_cry_0 Net - - - - 1
|
902 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_1_0 CCU2D CIN In 0.000 7.214 -
|
903 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_1_0 CCU2D COUT Out 0.143 7.356 -
|
904 |
|
|
eamem_addr_o_cry_2 Net - - - - 1
|
905 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_3_0 CCU2D CIN In 0.000 7.356 -
|
906 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_3_0 CCU2D COUT Out 0.143 7.499 -
|
907 |
|
|
eamem_addr_o_cry_4 Net - - - - 1
|
908 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_5_0 CCU2D CIN In 0.000 7.499 -
|
909 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_5_0 CCU2D COUT Out 0.143 7.642 -
|
910 |
|
|
eamem_addr_o_cry_6 Net - - - - 1
|
911 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_7_0 CCU2D CIN In 0.000 7.642 -
|
912 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_7_0 CCU2D COUT Out 0.143 7.785 -
|
913 |
|
|
eamem_addr_o_cry_8 Net - - - - 1
|
914 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_9_0 CCU2D CIN In 0.000 7.785 -
|
915 |
|
|
cpu0.regs.ea.eamem_addr_o_cry_9_0 CCU2D S1 Out 1.725 9.510 -
|
916 |
|
|
regs_o_eamem_addr[10] Net - - - - 4
|
917 |
|
|
cpu0.regs.datamux_o_dest_0[10] ORCALUT4 D In 0.000 9.510 -
|
918 |
|
|
cpu0.regs.datamux_o_dest_0[10] ORCALUT4 Z Out 1.017 10.527 -
|
919 |
|
|
N_1475 Net - - - - 1
|
920 |
|
|
cpu0.regs.datamux_o_dest[10] ORCALUT4 A In 0.000 10.527 -
|
921 |
|
|
cpu0.regs.datamux_o_dest[10] ORCALUT4 Z Out 1.089 11.616 -
|
922 |
|
|
datamux_o_dest[10] Net - - - - 2
|
923 |
|
|
cpu0.regs.path_left_data_RNI19RA1[10] ORCALUT4 B In 0.000 11.616 -
|
924 |
|
|
cpu0.regs.path_left_data_RNI19RA1[10] ORCALUT4 Z Out 1.233 12.848 -
|
925 |
|
|
left_1[10] Net - - - - 6
|
926 |
|
|
cpu0.regs.SS_16_0[10] ORCALUT4 B In 0.000 12.848 -
|
927 |
|
|
cpu0.regs.SS_16_0[10] ORCALUT4 Z Out 1.017 13.865 -
|
928 |
|
|
N_253 Net - - - - 1
|
929 |
|
|
cpu0.regs.SS_16[10] ORCALUT4 A In 0.000 13.865 -
|
930 |
|
|
cpu0.regs.SS_16[10] ORCALUT4 Z Out 1.017 14.882 -
|
931 |
|
|
SS_16[10] Net - - - - 1
|
932 |
|
|
cpu0.regs.SS_lm_0[10] ORCALUT4 A In 0.000 14.882 -
|
933 |
|
|
cpu0.regs.SS_lm_0[10] ORCALUT4 Z Out 0.617 15.499 -
|
934 |
|
|
SS_lm[10] Net - - - - 1
|
935 |
|
|
cpu0.regs.SS[10] FD1P3AX D In 0.000 15.499 -
|
936 |
|
|
========================================================================================================
|
937 |
4 |
ale500 |
|
938 |
|
|
|
939 |
|
|
|
940 |
|
|
##### END OF TIMING REPORT #####]
|
941 |
|
|
|
942 |
|
|
---------------------------------------
|
943 |
|
|
Resource Usage Report
|
944 |
|
|
Part: lcmxo2_7000he-4
|
945 |
|
|
|
946 |
10 |
ale500 |
Register bits: 635 of 6864 (9%)
|
947 |
4 |
ale500 |
PIC Latch: 0
|
948 |
10 |
ale500 |
I/O cells: 69
|
949 |
|
|
Block Rams : 10 of 26 (38%)
|
950 |
4 |
ale500 |
|
951 |
|
|
|
952 |
|
|
Details:
|
953 |
10 |
ale500 |
BB: 8
|
954 |
|
|
CCU2D: 181
|
955 |
|
|
DP8KC: 10
|
956 |
|
|
FD1P3AX: 574
|
957 |
|
|
FD1P3DX: 12
|
958 |
|
|
FD1S3AX: 36
|
959 |
|
|
FD1S3IX: 3
|
960 |
4 |
ale500 |
GSR: 1
|
961 |
|
|
IB: 1
|
962 |
10 |
ale500 |
INV: 3
|
963 |
|
|
L6MUX21: 17
|
964 |
|
|
OB: 60
|
965 |
|
|
OFS1P3DX: 9
|
966 |
|
|
OFS1P3IX: 1
|
967 |
|
|
ORCALUT4: 2177
|
968 |
|
|
PFUMX: 236
|
969 |
4 |
ale500 |
PUR: 1
|
970 |
10 |
ale500 |
VHI: 13
|
971 |
|
|
VLO: 21
|
972 |
4 |
ale500 |
Mapper successful!
|
973 |
|
|
|
974 |
10 |
ale500 |
At Mapper Exit (Real Time elapsed 0h:00m:19s; CPU Time elapsed 0h:00m:19s; Memory used current: 46MB peak: 228MB)
|
975 |
4 |
ale500 |
|
976 |
10 |
ale500 |
Process took 0h:00m:19s realtime, 0h:00m:19s cputime
|
977 |
|
|
# Sun Jun 22 08:17:43 2014
|
978 |
4 |
ale500 |
|
979 |
|
|
###########################################################]
|