OpenCores
URL https://opencores.org/ocsvn/6809_6309_compatible_core/6809_6309_compatible_core/trunk

Subversion Repositories 6809_6309_compatible_core

[/] [6809_6309_compatible_core/] [trunk/] [syn/] [lattice/] [P6809/] [P6809_P6809.par] - Blame information for rev 9

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 9 ale500
PAR: Place And Route Diamond (64-bit) 2.2.0.101.
2
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
3
Copyright (c) 1995 AT&T Corp.   All rights reserved.
4
Copyright (c) 1995-2001 Lucent Technologies Inc.  All rights reserved.
5
Copyright (c) 2001 Agere Systems   All rights reserved.
6
Copyright (c) 2002-2013 Lattice Semiconductor Corporation,  All rights reserved.
7
Mon Jan  6 06:54:33 2014
8
 
9
/usr/local/diamond/2.2_x64/ispfpga/bin/lin64/par -f P6809_P6809.p2t
10
P6809_P6809_map.ncd P6809_P6809.dir P6809_P6809.prf
11
 
12
 
13
Preference file: P6809_P6809.prf.
14
 
15
Level/      Number      Worst       Timing      Run         NCD
16
Cost [ncd]  Unrouted    Slack       Score       Time        Status
17
----------  --------    -----       --------    -----       ------
18
5_1   *     0           1.054       0           27          Complete
19
 
20
 
21
* : Design saved.
22
 
23
Total (real) run time for 1-seed: 27 secs
24
 
25
par done!
26
 
27
Lattice Place and Route Report for Design "P6809_P6809_map.ncd"
28
Mon Jan  6 06:54:33 2014
29
 
30
PAR: Place And Route Diamond (64-bit) 2.2.0.101.
31
Command Line: par -w -l 5 -i 6 -t 1 -c 0 -e 0 -exp parUseNBR=1:parCDP=0:parCDR=0:parPathBased=OFF P6809_P6809_map.ncd P6809_P6809.dir/5_1.ncd P6809_P6809.prf
32
Preference file: P6809_P6809.prf.
33
Placement level-cost: 5-1.
34
Routing Iterations: 6
35
 
36
Loading design for application par from file P6809_P6809_map.ncd.
37
Design name: CC3_top
38
NCD version: 3.2
39
Vendor:      LATTICE
40
Device:      LCMXO2-7000HE
41
Package:     TQFP144
42
Performance: 4
43
Loading device for application par from file 'xo2c7000.nph' in environment: /usr/local/diamond/2.2_x64/ispfpga.
44
Package Status:                     Final          Version 1.36
45
Performance Hardware Data Status:   Final)         Version 23.4
46
License checked out.
47
 
48
 
49
Ignore Preference Error(s):  True
50
Device utilization summary:
51
 
52
   PIO (prelim)   49+4(JTAG)/336     14% used
53
                  49+4(JTAG)/115     42% bonded
54
   IOLOGIC           10/336           2% used
55
 
56
   SLICE           1218/3432         35% used
57
 
58
   GSR                1/1           100% used
59
   EBR               10/26           38% used
60
 
61
 
62
INFO: Design contains EBR with ASYNC Reset Mode that has a limitation: The use of the EBR block asynchronous reset requires that certain timing be met between the clock and the reset within the memory block. See the device specific datasheet for additional details.
63
INFO: Design contains pre-loadable EBR during configuration that has a requirement: Since the GSR is disabled for the EBR, make sure write enable and chip enable are inactive during wake-up, so that the pre-loaded initialization values will not be corrupted during wake-up state.
64
Number of Signals: 2816
65
Number of Connections: 9541
66
 
67
Pin Constraint Summary:
68
   49 out of 49 pins locked (100% locked).
69
 
70
The following 1 signal is selected to use the primary clock routing resources:
71
    cpu_clkgen (driver: clk40_i, clk load #: 290)
72
 
73
 
74
The following 4 signals are selected to use the secondary clock routing resources:
75
    cpu_clk (driver: SLICE_383, clk load #: 0, sr load #: 0, ce load #: 80)
76
    cpu0/k_ealo_cnv_0[0] (driver: cpu0/SLICE_689, clk load #: 0, sr load #: 0, ce load #: 16)
77
    cpu0/regs/PC_1_sqmuxa_2_RNIDL992 (driver: SLICE_383, clk load #: 0, sr load #: 0, ce load #: 16)
78
    cpu0/un1_k_opcode_3_3_RNIC8F8I (driver: cpu0/regs/SLICE_634, clk load #: 0, sr load #: 0, ce load #: 14)
79
 
80
Signal reset_o_c is selected as Global Set/Reset.
81
Starting Placer Phase 0.
82
............
83
Finished Placer Phase 0.  REAL time: 4 secs
84
 
85
Starting Placer Phase 1.
86
......................
87
Placer score = 892427.
88
Finished Placer Phase 1.  REAL time: 12 secs
89
 
90
Starting Placer Phase 2.
91
.
92
Placer score =  881873
93
Finished Placer Phase 2.  REAL time: 13 secs
94
 
95
 
96
------------------ Clock Report ------------------
97
 
98
Global Clock Resources:
99
  CLK_PIN    : 1 out of 8 (12%)
100
  PLL        : 0 out of 2 (0%)
101
  DCM        : 0 out of 2 (0%)
102
  DCC        : 0 out of 8 (0%)
103
 
104
Quadrants All (TL, TR, BL, BR) - Global Clocks:
105
  PRIMARY "cpu_clkgen" from comp "clk40_i" on CLK_PIN site "27 (PL22A)", clk load = 290
106
  SECONDARY "cpu_clk" from Q0 on comp "SLICE_383" on site "R2C25B", clk load = 0, ce load = 80, sr load = 0
107
  SECONDARY "cpu0/k_ealo_cnv_0[0]" from F1 on comp "cpu0/SLICE_689" on site "R15C40A", clk load = 0, ce load = 16, sr load = 0
108
  SECONDARY "cpu0/regs/PC_1_sqmuxa_2_RNIDL992" from F1 on comp "SLICE_383" on site "R2C25B", clk load = 0, ce load = 16, sr load = 0
109
  SECONDARY "cpu0/un1_k_opcode_3_3_RNIC8F8I" from F0 on comp "cpu0/regs/SLICE_634" on site "R25C35C", clk load = 0, ce load = 14, sr load = 0
110
 
111
  PRIMARY  : 1 out of 8 (12%)
112
  SECONDARY: 4 out of 8 (50%)
113
 
114
Edge Clocks:
115
  No edge clock selected.
116
 
117
--------------- End of Clock Report ---------------
118
 
119
 
120
I/O Usage Summary (final):
121
   49 out of 336 (14.6%) PIO sites used.
122
   49 out of 115 (42.6%) bonded PIO sites used.
123
   Number of PIO comps: 49; differential: 0
124
   Number of Vref pins used: 0
125
 
126
I/O Bank Usage Summary:
127
+----------+----------------+------------+-----------+
128
| I/O Bank | Usage          | Bank Vccio | Bank Vref |
129
+----------+----------------+------------+-----------+
130
| 0        | 12 / 28 ( 42%) | 2.5V       | -         |
131
| 1        | 13 / 29 ( 44%) | 2.5V       | -         |
132
| 2        | 23 / 29 ( 79%) | 2.5V       | -         |
133
| 3        | 1 / 9 ( 11%)   | 2.5V       | -         |
134
| 4        | 0 / 10 (  0%)  | -          | -         |
135
| 5        | 0 / 10 (  0%)  | -          | -         |
136
+----------+----------------+------------+-----------+
137
 
138
Total placer CPU time: 13 secs
139
 
140
Dumping design to file P6809_P6809.dir/5_1.ncd.
141
 
142
 
143
Starting router resource preassignment
144
 
145
Completed router resource preassignment. Real time: 16 secs
146
 
147
Start NBR router at Mon Jan 06 06:54:49 CET 2014
148
 
149
*****************************************************************
150
Info: NBR allows conflicts(one node used by more than one signal)
151
      in the earlier iterations. In each iteration, it tries to
152
      solve the conflicts while keeping the critical connections
153
      routed as short as possible. The routing process is said to
154
      be completed when no conflicts exist and all connections
155
      are routed.
156
Note: NBR uses a different method to calculate timing slacks. The
157
      worst slack and total negative slack may not be the same as
158
      that in TRCE report. You should always run TRCE to verify
159
      your design. Thanks.
160
*****************************************************************
161
 
162
Start NBR special constraint process at Mon Jan 06 06:54:49 CET 2014
163
 
164
Start NBR section for initial routing
165
Level 1, iteration 1
166
91(0.02%) conflicts; 8164(85.57%) untouched conns; 0 (nbr) score;
167
Estimated worst slack/total negative slack: 0.240ns/0.000ns; real time: 18 secs
168
Level 2, iteration 1
169
14(0.00%) conflicts; 8033(84.19%) untouched conns; 0 (nbr) score;
170
Estimated worst slack/total negative slack: 0.378ns/0.000ns; real time: 18 secs
171
Level 3, iteration 1
172
53(0.01%) conflicts; 6834(71.63%) untouched conns; 0 (nbr) score;
173
Estimated worst slack/total negative slack: 1.074ns/0.000ns; real time: 19 secs
174
Level 4, iteration 1
175
396(0.10%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score;
176
Estimated worst slack/total negative slack: 1.051ns/0.000ns; real time: 21 secs
177
 
178
Info: Initial congestion level at 75% usage is 0
179
Info: Initial congestion area  at 75% usage is 5 (0.50%)
180
 
181
Start NBR section for normal routing
182
Level 1, iteration 1
183
13(0.00%) conflicts; 564(5.91%) untouched conns; 0 (nbr) score;
184
Estimated worst slack/total negative slack: 1.051ns/0.000ns; real time: 21 secs
185
Level 2, iteration 1
186
10(0.00%) conflicts; 565(5.92%) untouched conns; 0 (nbr) score;
187
Estimated worst slack/total negative slack: 1.051ns/0.000ns; real time: 21 secs
188
Level 3, iteration 1
189
17(0.00%) conflicts; 541(5.67%) untouched conns; 0 (nbr) score;
190
Estimated worst slack/total negative slack: 1.051ns/0.000ns; real time: 21 secs
191
Level 4, iteration 1
192
192(0.05%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score;
193
Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 22 secs
194
Level 4, iteration 2
195
92(0.02%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score;
196
Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 22 secs
197
Level 4, iteration 3
198
36(0.01%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score;
199
Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 22 secs
200
Level 4, iteration 4
201
11(0.00%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score;
202
Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 22 secs
203
Level 4, iteration 5
204
7(0.00%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score;
205
Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 23 secs
206
Level 4, iteration 6
207
4(0.00%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score;
208
Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 23 secs
209
Level 4, iteration 7
210
2(0.00%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score;
211
Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 23 secs
212
Level 4, iteration 8
213
1(0.00%) conflict; 0(0.00%) untouched conn; 0 (nbr) score;
214
Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 23 secs
215
Level 4, iteration 9
216
0(0.00%) conflict; 0(0.00%) untouched conn; 0 (nbr) score;
217
Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 23 secs
218
 
219
Start NBR section for re-routing
220
Level 4, iteration 1
221
0(0.00%) conflict; 0(0.00%) untouched conn; 0 (nbr) score;
222
Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 23 secs
223
 
224
Start NBR section for post-routing
225
 
226
End NBR router with 0 unrouted connection
227
 
228
NBR Summary
229
-----------
230
  Number of unrouted connections : 0 (0.00%)
231
  Number of connections with timing violations : 0 (0.00%)
232
  Estimated worst slack : 1.054ns
233
  Timing score : 0
234
-----------
235
Notes: The timing info is calculated for SETUP only and all PAR_ADJs are ignored.
236
 
237
 
238
 
239
Hold time optimization iteration 0:
240
All hold time violations have been successfully corrected in speed grade M
241
 
242
Total CPU time 26 secs
243
Total REAL time: 27 secs
244
Completely routed.
245
End of route.  9541 routed (100.00%); 0 unrouted.
246
Checking DRC ...
247
No errors found.
248
 
249
Hold time timing score: 0, hold timing errors: 0
250
 
251
Timing score: 0
252
 
253
Dumping design to file P6809_P6809.dir/5_1.ncd.
254
 
255
 
256
All signals are completely routed.
257
 
258
 
259
PAR_SUMMARY::Run status = completed
260
PAR_SUMMARY::Number of unrouted conns = 0
261
PAR_SUMMARY::Worst  slack> = 1.054
262
PAR_SUMMARY::Timing score> = 0.000
263
PAR_SUMMARY::Worst  slack> = 0.180
264
PAR_SUMMARY::Timing score> = 0.000
265
 
266
Total CPU  time to completion: 27 secs
267
Total REAL time to completion: 27 secs
268
 
269
par done!
270
 
271
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
272
Copyright (c) 1995 AT&T Corp.   All rights reserved.
273
Copyright (c) 1995-2001 Lucent Technologies Inc.  All rights reserved.
274
Copyright (c) 2001 Agere Systems   All rights reserved.
275
Copyright (c) 2002-2013 Lattice Semiconductor Corporation,  All rights reserved.

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.