OpenCores
URL https://opencores.org/ocsvn/an-fpga-implementation-of-low-latency-noc-based-mpsoc/an-fpga-implementation-of-low-latency-noc-based-mpsoc/trunk

Subversion Repositories an-fpga-implementation-of-low-latency-noc-based-mpsoc

[/] [an-fpga-implementation-of-low-latency-noc-based-mpsoc/] [trunk/] [mpsoc/] [change.log] - Blame information for rev 42

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 25 alirezamon
All notable changes to this project will be documented in this file.
2
 
3 42 alirezamon
##[1.8.2] -13-12-2018
4
## Added
5
- add latency standard deviation to simulation results graphs
6
- add Simple message passing demo on 4×4 MPSoC
7
- add some error flags to NI
8
## changed
9
- fix some bugs in NI
10
- Enable Verilator simulation on MPSoC
11
 
12
 
13 41 alirezamon
##[1.8.1] - 30-7-2018
14
## Added
15
-  GUI for setting Linux variables
16
## changed
17
-  Support NoC Simulation for packet payload width larger than 32-bits and core number larger than 64.
18
 
19
 
20 38 alirezamon
##[1.8.0] - 16-5-2018
21
## Added
22
-  Support hard-built QoS/EoS support in NoC using weighted Round-Robin arbiter
23
-  Add real application task grah simulation support in NoC simulator
24
-  add new
25
-  Add two new (OpenRISC) softprocessors: Or1200 & Mor1kx
26 41 alirezamon
-  Add documentation for timer, ni-master, ni-slave, memory, and dma IP cores.
27 38 alirezamon
-  Add User manual file
28 41 alirezamon
-  Add USB blaster II support in JTAG controller
29 38 alirezamon
-  Add GUI for adding new Altera FPGA boards.
30 41 alirezamon
-  The simulator/ emulator now can provide additional simulation results
31 38 alirezamon
        (a) Average latency per average desired flit injection ratio
32
        (b) Average throughput per average desired flit injection ratio
33
        (c) send/received packets number for each router at different injection ratios
34
        (d) send/received worst-case delay for each router at different injection ratios
35
        (e) Simulation execution clock cycles
36
## changed
37 41 alirezamon
-  Fixed the bug in NoC that halts the simulation when B is defined as 2.
38 38 alirezamon
-  Support Burst Type Extension for Incrementing and Decrementing bursts in RAM controller
39 28 alirezamon
 
40 38 alirezamon
 
41 34 alirezamon
##[1.7.0] - 15-7-2017
42
## Added
43
-  Software compilation text-editor
44 41 alirezamon
-  Processing tile Diagram Viewer
45 34 alirezamon
-  Modelsim/Verilator/QuartusII GUI compilation assist
46
-  Multi-channel DMA
47
## changed
48
-  New multi-channel DMA-based NI
49
 
50
 
51 32 alirezamon
##[1.6.0] - 6-3-2017
52
## Added
53 34 alirezamon
-  NoC GUI simulator (using Verilator)
54 32 alirezamon
 
55
 
56 31 alirezamon
##[1.5.2] - 22-2-2017
57
## changed
58 41 alirezamon
- Fixed bug in wishbone bus
59 31 alirezamon
 
60 41 alirezamon
 
61 28 alirezamon
##[1.5.1] - 3-2-2017
62
## changed
63
- src_c/jtag_main.c:  variable length memory support is added.
64 41 alirezamon
- NoC emulator:  Jtag tabs are reduced to total of 3. A 64 core 2-VC NoC emulation is successfully tested on DE4 FPGA board.
65 34 alirezamon
- ssa: Now can work with fully adaptive routing.
66 28 alirezamon
 
67
 
68 25 alirezamon
##[1.5.0] - 13-10-2016
69
### Added
70
- static straight allocator (SSA) which accelerates packets traversing to the same direction to the NoC router.
71
- NoC emulator.
72
- Altor processor.
73
- Jtag_wb: allow access to the wishbone bus slave ports via Jtag.
74
- Jtag_main: A C code which allows host PC to have access to the jtag_wb.
75
## changed
76
- Memory IP cores are categorized into two IPs: Single and double port.
77
- The access via jtag_wb or Altera In-System Memory Content Editor is added as optional via parameter setting for single port memory.
78
 
79
 
80
##[1.0.0] - 27-1-2016
81
### added
82
- ProNoC: new version with GUI generator
83
- Interface generator
84
- IP generator
85
- Processing tile generator
86
- NoC based MCSoC generator

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.