OpenCores
URL https://opencores.org/ocsvn/cpu65c02_true_cycle/cpu65c02_true_cycle/trunk

Subversion Repositories cpu65c02_true_cycle

[/] [cpu65c02_true_cycle/] [trunk/] [TO_DO_list.txt] - Blame information for rev 15

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 12 fpga_is_fu
(February 25th 2009)
2
- (DONE) CORRECTED "RTI" (wrong: use of stack pointer)
3
- (DONE) CORRECTED "RMBx" & "SMBx" (wrong: bit translation)
4
- (DONE) RENAME all states of "FSM Execution Unit" for better reading
5
- (85%) Finish working for Specification of cpu65C02_tc
6
- (DONE) CORRECT timing for addressing mode "ABS,X" for "INC" (wrong: 6 cycles instead of 7)
7
- (DONE) OPTIMIZE end states of "STA" (s197,s207,s200,s213)
8
 
9 7 fpga_is_fu
(January, 4th 2009)
10
- (DONE) Remove unused nets, register and modules
11
- (DONE) Update the HDL Designer files for better viewing and
12
  understanding
13
 
14 2 fpga_is_fu
(August, 5th 2008)
15 4 fpga_is_fu
- (DONE) Rename all port names (_i, _o, _o_i)
16
- (DONE) Test and verify all Op Codes
17
- (DONE) Optimize core for speed
18
- (DONE) Implement same improvements like cpu6502_tc (graphical design, source
19 2 fpga_is_fu
  utilisation...)
20 4 fpga_is_fu
- (75%) Finish working for Specification of cpu65C02_tc
21 7 fpga_is_fu
- (WORKING) Create high level testbench in assembler and hardware for
22 2 fpga_is_fu
  testing all Op Codes (include accurate cycle timing)
23 7 fpga_is_fu
- (WORKING) Create simulation files for Modelsim
24
- (WORKING) Create a simple .wlf file to demonstrate the cpu65C02_tc
25 2 fpga_is_fu
- Update the HDL Designer files for better viewing and understanding

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.