OpenCores
URL https://opencores.org/ocsvn/gecko3/gecko3/trunk

Subversion Repositories gecko3

[/] [gecko3/] [trunk/] [GECKO3COM/] [gecko3com-ip/] [core/] [coregenerator/] [coregenerator_fifo_send.syr] - Blame information for rev 24

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 24 nussgipfel
Release 11.1 - xst L.33 (lin64)
2
Copyright (c) 1995-2009 Xilinx, Inc.  All rights reserved.
3
-->
4
Parameter TMPDIR set to xst/projnav.tmp
5
 
6
 
7
Total REAL time to Xst completion: 0.00 secs
8
Total CPU time to Xst completion: 0.05 secs
9
 
10
-->
11
Parameter xsthdpdir set to xst
12
 
13
 
14
Total REAL time to Xst completion: 0.00 secs
15
Total CPU time to Xst completion: 0.05 secs
16
 
17
-->
18
Reading design: coregenerator_fifo_send.prj
19
 
20
TABLE OF CONTENTS
21
  1) Synthesis Options Summary
22
  2) HDL Compilation
23
  3) Design Hierarchy Analysis
24
  4) HDL Analysis
25
  5) HDL Synthesis
26
     5.1) HDL Synthesis Report
27
  6) Advanced HDL Synthesis
28
     6.1) Advanced HDL Synthesis Report
29
  7) Low Level Synthesis
30
  8) Partition Report
31
  9) Final Report
32
        9.1) Device utilization summary
33
        9.2) Partition Resource Summary
34
        9.3) TIMING REPORT
35
 
36
 
37
=========================================================================
38
*                      Synthesis Options Summary                        *
39
=========================================================================
40
---- Source Parameters
41
Input File Name                    : "coregenerator_fifo_send.prj"
42
Input Format                       : mixed
43
Ignore Synthesis Constraint File   : NO
44
 
45
---- Target Parameters
46
Output File Name                   : "coregenerator_fifo_send"
47
Output Format                      : NGC
48
Target Device                      : xc3s1500-4-fg676
49
 
50
---- Source Options
51
Top Module Name                    : coregenerator_fifo_send
52
Automatic FSM Extraction           : YES
53
FSM Encoding Algorithm             : Auto
54
Safe Implementation                : No
55
FSM Style                          : lut
56
RAM Extraction                     : Yes
57
RAM Style                          : Auto
58
ROM Extraction                     : Yes
59
Mux Style                          : Auto
60
Decoder Extraction                 : YES
61
Priority Encoder Extraction        : YES
62
Shift Register Extraction          : YES
63
Logical Shifter Extraction         : YES
64
XOR Collapsing                     : YES
65
ROM Style                          : Auto
66
Mux Extraction                     : YES
67
Resource Sharing                   : YES
68
Asynchronous To Synchronous        : NO
69
Automatic Register Balancing       : No
70
 
71
---- Target Options
72
Add IO Buffers                     : YES
73
Add Generic Clock Buffer(BUFG)     : 8
74
Register Duplication               : YES
75
Slice Packing                      : YES
76
Optimize Instantiated Primitives   : NO
77
Use Clock Enable                   : Yes
78
Use Synchronous Set                : Yes
79
Use Synchronous Reset              : Yes
80
Pack IO Registers into IOBs        : auto
81
Equivalent register Removal        : YES
82
 
83
---- General Options
84
Optimization Goal                  : Speed
85
Optimization Effort                : 1
86
Library Search Order               : coregenerator_fifo_send.lso
87
Keep Hierarchy                     : NO
88
Netlist Hierarchy                  : as_optimized
89
RTL Output                         : Yes
90
Global Optimization                : AllClockNets
91
Read Cores                         : YES
92
Write Timing Constraints           : NO
93
Cross Clock Analysis               : NO
94
Hierarchy Separator                : /
95
Bus Delimiter                      : <>
96
Case Specifier                     : maintain
97
Slice Utilization Ratio            : 100
98
BRAM Utilization Ratio             : 100
99
Verilog 2001                       : YES
100
Auto BRAM Packing                  : NO
101
Slice Utilization Ratio Delta      : 5
102
 
103
=========================================================================
104
 
105
 
106
=========================================================================
107
*                          HDL Compilation                              *
108
=========================================================================
109
Compiling vhdl file "/home/chrigi/bfh-work/GECKO3COM/gecko3com-ip/core/coregenerator/coregenerator_fifo_send.vhd" in Library work.
110
Entity  compiled.
111
Entity  (Architecture ) compiled.
112
 
113
=========================================================================
114
*                     Design Hierarchy Analysis                         *
115
=========================================================================
116
 
117
=========================================================================
118
*                            HDL Analysis                               *
119
=========================================================================
120
Analyzing Entity  in library  (Architecture ).
121
Entity  analyzed. Unit  generated.
122
 
123
 
124
=========================================================================
125
*                           HDL Synthesis                               *
126
=========================================================================
127
 
128
Performing bidirectional port resolution...
129
 
130
Synthesizing Unit .
131
    Related source file is "/home/chrigi/bfh-work/GECKO3COM/gecko3com-ip/core/coregenerator/coregenerator_fifo_send.vhd".
132
WARNING:Xst:647 - Input  is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
133
WARNING:Xst:647 - Input  is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
134
WARNING:Xst:1306 - Output  is never assigned.
135
WARNING:Xst:647 - Input  is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
136
WARNING:Xst:1306 - Output  is never assigned.
137
WARNING:Xst:647 - Input  is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
138
WARNING:Xst:1306 - Output  is never assigned.
139
WARNING:Xst:647 - Input  is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
140
WARNING:Xst:1306 - Output  is never assigned.
141
WARNING:Xst:647 - Input  is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
142
WARNING:Xst:1306 - Output  is never assigned.
143
Unit  synthesized.
144
 
145
 
146
=========================================================================
147
HDL Synthesis Report
148
 
149
Found no macro
150
=========================================================================
151
 
152
=========================================================================
153
*                       Advanced HDL Synthesis                          *
154
=========================================================================
155
 
156
 
157
=========================================================================
158
Advanced HDL Synthesis Report
159
 
160
Found no macro
161
=========================================================================
162
 
163
=========================================================================
164
*                         Low Level Synthesis                           *
165
=========================================================================
166
 
167
Optimizing unit  ...
168
 
169
Mapping all equations...
170
Building and optimizing final netlist ...
171
Found area constraint ratio of 100 (+ 5) on block coregenerator_fifo_send, actual ratio is 0.
172
 
173
Final Macro Processing ...
174
 
175
=========================================================================
176
Final Register Report
177
 
178
Found no macro
179
=========================================================================
180
 
181
=========================================================================
182
*                           Partition Report                             *
183
=========================================================================
184
 
185
Partition Implementation Status
186
-------------------------------
187
 
188
  No Partitions were found in this design.
189
 
190
-------------------------------
191
 
192
=========================================================================
193
*                            Final Report                               *
194
=========================================================================
195
Final Results
196
RTL Top Level Output File Name     : coregenerator_fifo_send.ngr
197
Top Level Output File Name         : coregenerator_fifo_send
198
Output Format                      : NGC
199
Optimization Goal                  : Speed
200
Keep Hierarchy                     : NO
201
 
202
Design Statistics
203
# IOs                              : 57
204
 
205
Cell Usage :
206
=========================================================================
207
 
208
Device utilization summary:
209
---------------------------
210
 
211
Selected Device : 3s1500fg676-4
212
 
213
 Number of Slices:                        0  out of  13312     0%
214
 Number of IOs:                          57
215
 Number of bonded IOBs:                   0  out of    487     0%
216
 
217
---------------------------
218
Partition Resource Summary:
219
---------------------------
220
 
221
  No Partitions were found in this design.
222
 
223
---------------------------
224
 
225
 
226
=========================================================================
227
TIMING REPORT
228
 
229
NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.
230
      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT
231
      GENERATED AFTER PLACE-and-ROUTE.
232
 
233
Clock Information:
234
------------------
235
No clock signals found in this design
236
 
237
Asynchronous Control Signals Information:
238
----------------------------------------
239
No asynchronous control signals found in this design
240
 
241
Timing Summary:
242
---------------
243
Speed Grade: -4
244
 
245
   Minimum period: No path found
246
   Minimum input arrival time before clock: No path found
247
   Maximum output required time after clock: No path found
248
   Maximum combinational path delay: No path found
249
 
250
Timing Detail:
251
--------------
252
All values displayed in nanoseconds (ns)
253
 
254
=========================================================================
255
 
256
 
257
Total REAL time to Xst completion: 4.00 secs
258
Total CPU time to Xst completion: 3.23 secs
259
 
260
-->
261
 
262
 
263
Total memory usage is 322744 kilobytes
264
 
265
Number of errors   :    0 (   0 filtered)
266
Number of warnings :   11 (   0 filtered)
267
Number of infos    :    0 (   0 filtered)
268
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.