OpenCores
URL https://opencores.org/ocsvn/or1200_hp/or1200_hp/trunk

Subversion Repositories or1200_hp

[/] [or1200_hp/] [trunk/] [ise/] [ise_cm4/] [or1200_top_cm4.twr] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 tobil
--------------------------------------------------------------------------------
2
Release 11.1 Trace  (nt)
3
Copyright (c) 1995-2009 Xilinx, Inc.  All rights reserved.
4
 
5
C:\Xilinx\11.1\ISE\bin\nt\unwrapped\trce.exe -ise
6
C:/EDAptability/coremultiplier/reference/or1200_new/ise/ise_or1200_cm4/ise_or1200_cm4/ise_or1200_cm4.ise
7
-intstyle ise -v 3 -s 1 -fastpaths -xml or1200_top_cm4.twx or1200_top_cm4.ncd
8
-o or1200_top_cm4.twr or1200_top_cm4.pcf -ucf or1200_top_cm4.ucf
9
 
10
Design file:              or1200_top_cm4.ncd
11
Physical constraint file: or1200_top_cm4.pcf
12
Device,package,speed:     xc5vlx50,ff676,-1 (PRODUCTION 1.64 2009-03-03, STEPPING level 0)
13
Report level:             verbose report
14
 
15
Environment Variable      Effect
16
--------------------      ------
17
NONE                      No environment variables were set
18
--------------------------------------------------------------------------------
19
 
20
WARNING:Timing:3223 - Timing constraint TS_clk_i_clk_i_cml_2_ERROR = MAXDELAY
21
   FROM TIMEGRP "clk_i" TO TIMEGRP        "clk_i_cml_2" 1 ns DATAPATHONLY;
22
   ignored during timing analysis.
23
WARNING:Timing:3223 - Timing constraint TS_clk_i_cml_1_clk_i_cml_3_ERROR =
24
   MAXDELAY FROM TIMEGRP "clk_i_cml_1" TO        TIMEGRP "clk_i_cml_3" 1 ns
25
   DATAPATHONLY; ignored during timing analysis.
26
WARNING:Timing:3223 - Timing constraint TS_clk_i_cml_2_clk_i_ERROR = MAXDELAY
27
   FROM TIMEGRP "clk_i_cml_2" TO TIMEGRP        "clk_i" 1 ns DATAPATHONLY;
28
   ignored during timing analysis.
29
WARNING:Timing:3223 - Timing constraint TS_clk_i_cml_3_clk_i_cml_1_ERROR =
30
   MAXDELAY FROM TIMEGRP "clk_i_cml_3" TO        TIMEGRP "clk_i_cml_1" 1 ns
31
   DATAPATHONLY; ignored during timing analysis.
32
WARNING:Timing:3223 - Timing constraint TS_clk_i_clk_i_cml_3_ERROR = MAXDELAY
33
   FROM TIMEGRP "clk_i" TO TIMEGRP        "clk_i_cml_3" 1 ns DATAPATHONLY;
34
   ignored during timing analysis.
35
WARNING:Timing:3223 - Timing constraint TS_clk_i_cml_1_clk_i_ERROR = MAXDELAY
36
   FROM TIMEGRP "clk_i_cml_1" TO TIMEGRP        "clk_i" 1 ns DATAPATHONLY;
37
   ignored during timing analysis.
38
WARNING:Timing:3223 - Timing constraint TS_clk_i_cml_2_clk_i_cml_1_ERROR =
39
   MAXDELAY FROM TIMEGRP "clk_i_cml_2" TO        TIMEGRP "clk_i_cml_1" 1 ns
40
   DATAPATHONLY; ignored during timing analysis.
41
WARNING:Timing:3223 - Timing constraint TS_clk_i_cml_3_clk_i_cml_2_ERROR =
42
   MAXDELAY FROM TIMEGRP "clk_i_cml_3" TO        TIMEGRP "clk_i_cml_2" 1 ns
43
   DATAPATHONLY; ignored during timing analysis.
44
INFO:Timing:2752 - To get complete path coverage, use the unconstrained paths
45
   option. All paths that are not constrained will be reported in the
46
   unconstrained paths section(s) of the report.
47
INFO:Timing:3339 - The clock-to-out numbers in this timing report are based on
48
   a 50 Ohm transmission line loading model.  For the details of this model,
49
   and for more information on accounting for different loading conditions,
50
   please see the device datasheet.
51
 
52
================================================================================
53
Timing constraint: TS_clk_i_ERROR = PERIOD TIMEGRP "clk_i" 1 ns HIGH 50%;
54
 
55
 
56
 3242 timing errors detected. (3242 component switching limit errors)
57
 Minimum period is   2.400ns.
58
--------------------------------------------------------------------------------
59
 
60
Component Switching Limit Checks: TS_clk_i_ERROR = PERIOD TIMEGRP "clk_i" 1 ns HIGH 50%;
61
--------------------------------------------------------------------------------
62
Slack: -1.400ns (period - (min high pulse limit / (high pulse / period)))
63
  Period: 1.000ns
64
  High pulse: 0.500ns
65
  High pulse limit: 1.200ns (Tospwh)
66
  Physical resource: or1200_du/dbg_ack_o/SR
67
  Logical resource: or1200_du/dbg_ack_o/SR
68
  Location pin: OLOGIC_X1Y74.SR
69
  Clock network: rst_i_IBUF
70
--------------------------------------------------------------------------------
71
Slack: -1.400ns (period - (min high pulse limit / (high pulse / period)))
72
  Period: 1.000ns
73
  High pulse: 0.500ns
74
  High pulse limit: 1.200ns (Tospwh)
75
  Physical resource: dwb_biu/wb_adr_o_10_1/SR
76
  Logical resource: dwb_biu/wb_adr_o_10_1/SR
77
  Location pin: OLOGIC_X0Y89.SR
78
  Clock network: rst_i_IBUF
79
--------------------------------------------------------------------------------
80
Slack: -1.400ns (period - (min high pulse limit / (high pulse / period)))
81
  Period: 1.000ns
82
  High pulse: 0.500ns
83
  High pulse limit: 1.200ns (Tospwh)
84
  Physical resource: dwb_biu/wb_adr_o_11_1/SR
85
  Logical resource: dwb_biu/wb_adr_o_11_1/SR
86
  Location pin: OLOGIC_X0Y51.SR
87
  Clock network: rst_i_IBUF
88
--------------------------------------------------------------------------------
89
 
90
================================================================================
91
Timing constraint: TS_clk_i_cml_1_ERROR = PERIOD TIMEGRP "clk_i_cml_1" 1 ns
92
HIGH 50%;
93
 
94
 
95
 
96
 Minimum period is   0.818ns.
97
--------------------------------------------------------------------------------
98
 
99
Component Switching Limit Checks: TS_clk_i_cml_1_ERROR = PERIOD TIMEGRP "clk_i_cml_1" 1 ns HIGH 50%;
100
--------------------------------------------------------------------------------
101
Slack: 0.182ns (period - (min low pulse limit / (low pulse / period)))
102
  Period: 1.000ns
103
  Low pulse: 0.500ns
104
  Low pulse limit: 0.409ns (Tcl)
105
  Physical resource: or1200_cpu/or1200_alu/result_csum_cml_1<3>/CLK
106
  Logical resource: or1200_cpu/or1200_alu/result_csum_cml_1_0/CK
107
  Location pin: SLICE_X4Y41.CLK
108
  Clock network: clk_i_cml_1_BUFGP
109
--------------------------------------------------------------------------------
110
Slack: 0.182ns (period - (min high pulse limit / (high pulse / period)))
111
  Period: 1.000ns
112
  High pulse: 0.500ns
113
  High pulse limit: 0.409ns (Tch)
114
  Physical resource: or1200_cpu/or1200_alu/result_csum_cml_1<3>/CLK
115
  Logical resource: or1200_cpu/or1200_alu/result_csum_cml_1_0/CK
116
  Location pin: SLICE_X4Y41.CLK
117
  Clock network: clk_i_cml_1_BUFGP
118
--------------------------------------------------------------------------------
119
Slack: 0.182ns (period - (min low pulse limit / (low pulse / period)))
120
  Period: 1.000ns
121
  Low pulse: 0.500ns
122
  Low pulse limit: 0.409ns (Tcl)
123
  Physical resource: or1200_cpu/or1200_alu/result_csum_cml_1<3>/CLK
124
  Logical resource: or1200_cpu/or1200_alu/result_csum_cml_1_1/CK
125
  Location pin: SLICE_X4Y41.CLK
126
  Clock network: clk_i_cml_1_BUFGP
127
--------------------------------------------------------------------------------
128
 
129
================================================================================
130
Timing constraint: TS_clk_i_cml_2_ERROR = PERIOD TIMEGRP "clk_i_cml_2" 1 ns
131
HIGH 50%;
132
 
133
 
134
 
135
 Minimum period is   0.818ns.
136
--------------------------------------------------------------------------------
137
 
138
Component Switching Limit Checks: TS_clk_i_cml_2_ERROR = PERIOD TIMEGRP "clk_i_cml_2" 1 ns HIGH 50%;
139
--------------------------------------------------------------------------------
140
Slack: 0.182ns (period - (min low pulse limit / (low pulse / period)))
141
  Period: 1.000ns
142
  Low pulse: 0.500ns
143
  Low pulse limit: 0.409ns (Tcl)
144
  Physical resource: or1200_cpu/or1200_rf/datab_saved_cml_2<7>/CLK
145
  Logical resource: or1200_cpu/or1200_rf/datab_saved_cml_2_4/CK
146
  Location pin: SLICE_X0Y28.CLK
147
  Clock network: clk_i_cml_2_BUFGP
148
--------------------------------------------------------------------------------
149
Slack: 0.182ns (period - (min high pulse limit / (high pulse / period)))
150
  Period: 1.000ns
151
  High pulse: 0.500ns
152
  High pulse limit: 0.409ns (Tch)
153
  Physical resource: or1200_cpu/or1200_rf/datab_saved_cml_2<7>/CLK
154
  Logical resource: or1200_cpu/or1200_rf/datab_saved_cml_2_4/CK
155
  Location pin: SLICE_X0Y28.CLK
156
  Clock network: clk_i_cml_2_BUFGP
157
--------------------------------------------------------------------------------
158
Slack: 0.182ns (period - (min low pulse limit / (low pulse / period)))
159
  Period: 1.000ns
160
  Low pulse: 0.500ns
161
  Low pulse limit: 0.409ns (Tcl)
162
  Physical resource: or1200_cpu/or1200_rf/datab_saved_cml_2<7>/CLK
163
  Logical resource: or1200_cpu/or1200_rf/datab_saved_cml_2_5/CK
164
  Location pin: SLICE_X0Y28.CLK
165
  Clock network: clk_i_cml_2_BUFGP
166
--------------------------------------------------------------------------------
167
 
168
================================================================================
169
Timing constraint: TS_clk_i_cml_3_ERROR = PERIOD TIMEGRP "clk_i_cml_3" 1 ns
170
HIGH 50%;
171
 
172
 
173
 
174
 Minimum period is   1.000ns.
175
--------------------------------------------------------------------------------
176
 
177
Component Switching Limit Checks: TS_clk_i_cml_3_ERROR = PERIOD TIMEGRP "clk_i_cml_3" 1 ns HIGH 50%;
178
--------------------------------------------------------------------------------
179
Slack: 0.000ns (period - (min low pulse limit / (low pulse / period)))
180
  Period: 1.000ns
181
  Low pulse: 0.500ns
182
  Low pulse limit: 0.500ns (Tockpwl)
183
  Physical resource: or1200_pic/intr_cml_3_1/CLK
184
  Logical resource: or1200_pic/intr_cml_3_1/CK
185
  Location pin: OLOGIC_X2Y89.CLK
186
  Clock network: clk_i_cml_3_BUFGP
187
--------------------------------------------------------------------------------
188
Slack: 0.000ns (period - (min high pulse limit / (high pulse / period)))
189
  Period: 1.000ns
190
  High pulse: 0.500ns
191
  High pulse limit: 0.500ns (Tockpwh)
192
  Physical resource: or1200_pic/intr_cml_3_1/CLK
193
  Logical resource: or1200_pic/intr_cml_3_1/CK
194
  Location pin: OLOGIC_X2Y89.CLK
195
  Clock network: clk_i_cml_3_BUFGP
196
--------------------------------------------------------------------------------
197
Slack: 0.000ns (period - min period limit)
198
  Period: 1.000ns
199
  Min period limit: 1.000ns (1000.000MHz) (Tockper)
200
  Physical resource: or1200_pic/intr_cml_3_1/CLK
201
  Logical resource: or1200_pic/intr_cml_3_1/CK
202
  Location pin: OLOGIC_X2Y89.CLK
203
  Clock network: clk_i_cml_3_BUFGP
204
--------------------------------------------------------------------------------
205
 
206
================================================================================
207
Timing constraint: TS_clk_i_clk_i_cml_2_ERROR = MAXDELAY FROM TIMEGRP "clk_i"
208
TO TIMEGRP         "clk_i_cml_2" 1 ns DATAPATHONLY;
209
 
210
 
211
 
212
--------------------------------------------------------------------------------
213
 
214
================================================================================
215
Timing constraint: TS_clk_i_cml_1_clk_i_cml_3_ERROR = MAXDELAY FROM TIMEGRP
216
"clk_i_cml_1" TO         TIMEGRP "clk_i_cml_3" 1 ns DATAPATHONLY;
217
 
218
 
219
 
220
--------------------------------------------------------------------------------
221
 
222
================================================================================
223
Timing constraint: TS_clk_i_cml_2_clk_i_ERROR = MAXDELAY FROM TIMEGRP
224
"clk_i_cml_2" TO TIMEGRP         "clk_i" 1 ns DATAPATHONLY;
225
 
226
 
227
 
228
--------------------------------------------------------------------------------
229
 
230
================================================================================
231
Timing constraint: TS_clk_i_cml_3_clk_i_cml_1_ERROR = MAXDELAY FROM TIMEGRP
232
"clk_i_cml_3" TO         TIMEGRP "clk_i_cml_1" 1 ns DATAPATHONLY;
233
 
234
 
235
 
236
--------------------------------------------------------------------------------
237
 
238
================================================================================
239
Timing constraint: TS_clk_i_clk_i_cml_3_ERROR = MAXDELAY FROM TIMEGRP "clk_i"
240
TO TIMEGRP         "clk_i_cml_3" 1 ns DATAPATHONLY;
241
 
242
 
243
 
244
--------------------------------------------------------------------------------
245
 
246
================================================================================
247
Timing constraint: TS_clk_i_cml_1_clk_i_ERROR = MAXDELAY FROM TIMEGRP
248
"clk_i_cml_1" TO TIMEGRP         "clk_i" 1 ns DATAPATHONLY;
249
 
250
 
251
 
252
--------------------------------------------------------------------------------
253
 
254
================================================================================
255
Timing constraint: TS_clk_i_cml_2_clk_i_cml_1_ERROR = MAXDELAY FROM TIMEGRP
256
"clk_i_cml_2" TO         TIMEGRP "clk_i_cml_1" 1 ns DATAPATHONLY;
257
 
258
 
259
 
260
--------------------------------------------------------------------------------
261
 
262
================================================================================
263
Timing constraint: TS_clk_i_cml_3_clk_i_cml_2_ERROR = MAXDELAY FROM TIMEGRP
264
"clk_i_cml_3" TO         TIMEGRP "clk_i_cml_2" 1 ns DATAPATHONLY;
265
 
266
 
267
 
268
--------------------------------------------------------------------------------
269
 
270
 
271
1 constraint not met.
272
 
273
 
274
Data Sheet report:
275
-----------------
276
No constraints were found to generate data for the Data Sheet Report section.
277
Use the Advanced Analysis (-a) option or generate global constraints for each
278
clock, its pad to setup and clock to pad paths, and a pad to pad constraint.
279
 
280
Timing summary:
281
---------------
282
 
283
Timing errors: 3242  Score: 922706  (Setup/Max: 0, Hold: 0, Component Switching Limit: 922706)
284
 
285
Constraints cover 0 paths, 0 nets, and 0 connections
286
 
287
Design statistics:
288
   Minimum period:   2.400ns{1}   (Maximum frequency: 416.667MHz)
289
 
290
 
291
------------------------------------Footnotes-----------------------------------
292
1)  The minimum period statistic assumes all single cycle delays.
293
 
294
Analysis completed Thu Oct 21 17:06:02 2010
295
--------------------------------------------------------------------------------
296
 
297
Trace Settings:
298
-------------------------
299
Trace Settings
300
 
301
Peak Memory Usage: 327 MB
302
 
303
 
304
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.